## SERVICE AND CIRCUIT DIAGRAMS

## RADIO RECEIVER AN/GRR-23(V) AND AN/GRR-24(V)


#### Abstract

DISCLOSURE NOTICE - This information is furnished upon the condition that it will not be released to another nation without the specific authority of the Department of the Air Force of the United States, that it will be used for military purposes only, that individual or corporate rights originating in the information, whether patented or not, will be respected, that the recipient will report promptly to the United States, any known or suspected compromise, and that the information will be provided substantially the same degree of security afforded it by the Department of Defense of the United States. Also, regardless of any other markings on the document, it will not be downgraded or declassified without written approval of the originating United States agency.


DISTRIBUTION STATEMENT C - Distribution authorized to U.S. Government Agencies and their contractors (Administrative or Operational Use) (15 December 2006). Other requests for this document shall be referred to 406 SCMS/GULAC, Robins AFB, GA 31098. Questions concerning technical content shall be referred to WR-ALC/GRWBBC.

WARNING - This document contains technical data whose export is restricted by the Arms Export Control Act (Title 22, U.S.C., Sec 2751, et seq.) or the Export Administration Act of 1979, as amended, Title 50, U.S.C., App. 2401, et seq. Violations of these export laws are subject to severe criminal penalties. Disseminate in accordance with provisions of DoD Directive 5230.25.

HANDLING AND DESTRUCTION NOTICE - Comply with distribution statement and destroy by any method that will prevent disclosure of contents or reconstruction of the document.

## LIST OF EFFECTIVE PAGES

insert latest changed pages. destroy superseded pages
NOTE: The portion of the text affected by the changes is indicated by a vertical line in the outer margins of the page. Changes to illustrations are indicated by shaded or screened areas, or by miniature pointing hands.

| Dates of issue for original and changed pages are: |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Original. |  | . 1 April 1978 | Change | 10 | . 27 March 1992 |
| Change |  | 15 February 1979 | Change |  | 20 July 1993 |
| Change | 2 | . 15 July 1981 | Change | , | 29 June 1994 |
| Change | 3. | . 15 October 1982 | Change | . 13. | . . 10 July 1996 |
| Change | 4 | 16 May 1983 | Change | 14 | 2 June 1997 |
| Change | 5 | 1 March 1984 | Change | 15. | 26 January 1999 |
| Change | 6. | . 2 July 1985 | Change | . 16. | 26 January 2003 |
| Change | 7. | 27 November 1987 | Change |  | 15 December 2006 |
| Change | 8. | 1 June 1990 | Change | . 18. | . 21 April 2012 |
| Change |  | . . 7 June 1991 |  |  |  |

TOTAL NUMBER OF PAGES IN THIS PUBLICATION IS 160, CONSISTING OF THE FOLLOWING:

| Page <br> No. | *Change No. | Page <br> No. | *Change No. | $\begin{aligned} & \text { Page } \\ & \text { No. } \end{aligned}$ | *Change No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Title | 18 | 3-14A Added | . 6 | 5-22. | 11 |
| A | 18 | 3-14B Blank. | . 6 | 5-23-5-24 | 8 |
| B Added | 18 | 3-14C | . 10 | 5-25 Added | . . 8 |
| C Blank | 18 | 3-14D Blank. | . 10 | 5-26. | 18 |
| i - iv. | 18 | 3-15 | . 8 | 6-1-6-5 | 0 |
|  | 2 | 3-16 | . 0 | 6-6 Blank | 0 |
| vi - vii | 5 | 3-17 | 18 | 6-7-6-8 | 0 |
| viii Blank. | 5 | 3-18 Blank | . 7 | 6-9. | 18 |
| 1-1 | 2 | 3-19-3-20 | . 11 | 6-10. | 0 |
| 1-2 | 1 | 4-1 | . 7 | 6-11. | 2 |
| 1-3-1-4. | 2 | 4-2-4-4 | . 0 | 6-12 Blank | 2 |
| 1-5 | 7 | 4-5 | . 2 | 6-13. | 0 |
| 1-6 | 2 | 4-6-4-10 | . 0 | 6-14 Blank | 0 |
| 1-7 | 7 | 4-11-4-12 | . 7 | 6-15. | 2 |
| 1-8 Blank. | 7 | 4-12A | . 7 | 6-16 Blank | 2 |
| 2-1-2-3. | 0 | 4-12B Blank | . 7 | 6-17. | 0 |
| 2-4 | 8 | 4-13-4-14 | . 5 | 6-18 Blank | 0 |
| 2-4A | 15 | 4-14A Added | . 5 | 6-19. | 0 |
| 2-4B Blank | 15 | 4-14B Blank. | . 5 | 6-20 Blank | 0 |
| 2-5-2-6. | . 0 | 4-15 | . 2 | 6-21. | 7 |
| 3-1. | 14 | 4-16 | . 0 | 6-22 Blank | 7 |
| 3-2-3-3. | . 0 | 5-1 | . 0 | 6-23. | 0 |
| 3-4 | 5 | 5-2 | . 3 | 6-24 Blank | 0 |
| 3-5 | 0 | 5-3 | . 0 | 6-25. | 7 |
| 3-6 | 16 | 5-4 | . 7 | 6-26 Blank | 7 |
| 3-6A | 10 | 5-5-5-9 | . 0 | 6-26A Added | 7 |
| 3-6B Blank | 10 | 5-10 | 10 | 6-26B Blank | 7 |
| 3-7-3-8. | . 2 | 5-10A Added | . 8 | 6-27. | 2 |
| 3-9. | . 0 | 5-10B Blank. | . 8 | 6-28 Blank | 2 |
| 3-10 | 11 | 5-11 | . 8 | 6-29. | 8 |
| 3-10A | 18 | 5-12-5-16 | . 0 | 6-30 Blank | 8 |
| 3-10B Blank | 13 | 5-16A - 5-16B | . 9 | 6-31. | 2 |
| 3-11 | . 8 | 5-17 | . 7 | 6-32 Blank | 2 |
| 3-12 | 11 | 5-18 | . 3 | 6-33. | 2 |
| 3-12A Added. | 11 | 5-19-5-20 | . 10 | 6-34 Blank | 2 |
| 3-12B Blank . | 11 | 5-20A Added | . 6 | 6-35. | 0 |
| 3-13. | . 0 | 5-20B Blank. | . 6 | 6-36 Blank | 0 |
| 3-14. | . 13 | 5-21 |  | 6-37. | 2 |

*Zero in this column indicates an original page.

## LIST OF EFFECTIVE PAGES - Continued

| Page <br> No. | *Change No. | Page No. | *Change No. | Page <br> No. | *Change No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 6-38 Blank | . . 2 |  |  |  |  |
| 6-39 | . 0 |  |  |  |  |
| 6-40 Blank | . . 0 |  |  |  |  |
| 6-41 | . 0 |  |  |  |  |
| 6-42 Blank | . 0 |  |  |  |  |
| 6-43 | . 0 |  |  |  |  |
| 6-44 | . 5 |  |  |  |  |
| Index 1 - Index 3 | . 0 |  |  |  |  |
| Index 4 Blank. . | . 0 |  |  |  |  |

## TABLE OF CONTENTS



## TABLE OF CONTENTS - Continued

```
Chapter Page
4-28. MIXER/MULTIPLIER (VHF)
        A2 (G1). . . . . . . . . . . . . . . . . . . . . . . . . . 4-7
4-32. MIXER/MULTIPLIER (VHF)
        A2 (G2). . . . . . . . . . . . . . . . . . . . . . . . . . . 4-7
4-36. MIXER/MULTIPLIER (UHF)
        A2 (G1). . . . . . . . . . . . . . . . . . . . . . . . . . 4-8
4-41. MIXER/MULTIPLIER (UHF)
        A2 (G2). . . . . . . . . . . . . . . . . . . . . . . . . . . 4-9
4-46. BUFFER AMPLIFIER . . . . . . . . . . . . . . . . . 4-10
4-49. NOISE LIMITER A5 . . . . . . . . . . . . . . . . . . 4-10
4-55. BANDPASS CRYSTAL
    FILTER FL1. . . . . . . . . . . . . . . . . . . . . . . 4-11
4-56A. }50\textrm{KHZ CHANNEL SPACING
    BANDPASS CRYSTAL FILTER . . . . . . . 4-11
4-56B. 25 KHZ CHANNEL SPACING
    BANDPASS CRYSTAL FILTER . . . . . . . 4-11
4-56C. SECURE SPEECH MODULE . . . . . . . . . . . 4-11
4-57. INTERMEDIATE FREQUENCY
    AMPLIFIER A6. . . . . . . . . . . . . . . . . . . . 4-11
4-60. PREAMPLIFIER
        AF/AGC-SQUELCH A3 . . . . . . . . . . . . . . 4-12
4-62. AUDIO PREAMPLIFIER . . . . . . . . . . . . . . . 4-12
4-66. AGC AMPLIFIER . . . . . . . . . . . . . . . . . . . . . 4-12
4-67. SQUELCH . . . . . . . . . . . . . . . . . . . . . . . . .4-12A
4-68A. PREAMPLIFIER AF/AGC
    SQUELCH ITT PART NO.
        800858661 . . . . . . . . . . . . . . . . . . . . . . . 4-13
4-68B. GENERAL . . . . . . . . . . . . . . . . . . . . . . . . . . 4-13
4-68C. PREAMPLIFIER, AUDIO
        FREQUENCY AND SQUELCH 
4-68D. AUDIO COMPRESSION 
4-68E. SQUELCH GATE . . . . . . . . . . . . . . . . . . . . 4-13
4-68F. AGC AMPLIFIERS . . . . . . . . . . . . . . . . . . . 4-13
4-68G. AGC AMPLIFIER (STANDARD
    AUDIO FREQUENCY
    WIDEBAND RESPONSE) . . . . . . . . . . . . 4-14
4-68H. ACC AMPLIFIER (LOW AUDIO
        FREQUENCY WIDEBAND
    RESPONSE). . . . . . . . . . . . . . . . . . . . . . . 4-14
4-68J. SQUELCH . . . . . . . . . . . . . . . . . . . . . . . .4-14A
4-69. AUDIO FREQUENCY
        AMPLIFIER A4. . . . . . . . . . . . . . . . . . .4-14A
4-71. MAIN AUDIO AMPLIFIER . . . . . . . . . . . .4-14A
4-73.
    SECONDARY AUDIO
        AMPLIFIER. . . . . . . . . . . . . . . . . . . . . . 4-14A
    4-74. SURGE PROTECTION . . . . . . . . . . . . . . . . 4-14A
    4-75. POWER SUPPLY PSI . . . . . . . . . . . . . . . . . . 4-15
    4-77. REGULATOR CIRCUIT . . . . . . . . . . . . . . . . 4-15
    4-79. BATTERY CHARGING CIRCUIT. . . . . . . . . 4-15
    4-80. SHORT CIRCUIT PROTECTION. . . . . . . . . 4-15
```


## LIST OF ILLUSTRATIONS

Number Title Page
1-1. Receivers, AN/GRR-23(V) and AN/GRR-24(V) ..... 1-2
2-1. Typical View Relay Rack Mounting Bracket (Left Side) ..... 2-2
2-2. Outline Dimensional Drawing ..... 2-3
2-3. Strapping Arrangement ..... 2-4
2-4. Mounting Brackets ..... 2-5
3-1. VHF Receiver and UHF Receiver Controls and Indicators ..... 3-4
3-1A. VHF Receiver and UHF Receiver Controls and Indicators (Oscillator-Multiplier Module Only) ..... 3-5
3-2. UHF Tunable Filter Turns Versus Frequency ..... 3-9
3-3. VHF Tunable Filter Turns Versus Frequency ..... 3-13
3-4. Connection for Two Receivers Operating from Common Antenna ..... 3-16
3-5. VHF Interconnecting Cable Length Vs Frequency ..... 3-16
3-6. UHF Interconnecting Cable Length Vs Frequency ..... 3-16
4-1. Functional Block Diagram VHF/UHF Receiver ..... 4-2
5-1. Module Location and Identification ..... 5-12
5-2. Installation Drawing for A1A5U1
(Early Configuration) ..... 5-17
5-3. Test Set Up for WP Output ..... 5-26
5-4. Selectivity Test Set Up ..... 5-26
6-1. Crystal Controlled Oscillator A1, Schematic Diagram (G1) ..... 6-4
6-2. Crystal Controlled Oscillator A1, Schematic Diagram (G2) ..... 6-5
6-2A. Crystal Controlled Oscillator A1, Schematic Diagram (G3) ..... 6-7
6-2B. Oscillator-Synthesizer ..... 6-8
6-2C. Oscillator-Multiplier A1, Schematic Diagram (G1) ..... 6-9
Number Title Page
6-3. Mixer/Multiplier (VHF Receiver) A2, Schematic Diagram (G1) ..... 6-10
6-4. Mixer/Multiplier (VHF Receiver) A2, Schematic Diagram (G2) ..... 6-11
6-5. Mixer/Multiplier (UHF Receiver) A2, Schematic Diagram (G1) ..... 6-13
6-6. Mixer/Multiplier (UHF Receiver) A2, Schematic Diagram (G2) ..... 6-15
6-7. Amplifier, Buffer A5, Schematic Diagram ..... 6-17
6-8. Electrical Noise Limiter A5, Schematic Diagram ..... 6-19
6-9. Intermediate Frequency Amplifier A6, Schematic Diagram ..... 6-21
6-10. Preamplifier AF/AGC Squelch A3, Schematic Diagram (Early Configuration) (P/N 8004239G1) ..... 6-23
6-10A. Preamplifier AF/AGC Squelch A3, Schematic Diagram (8008586G1) (Later Configuration) ..... 6-25
6-10B. Preamplifier, AF/AGC Squelch A3, Schematic Diagram (8008586G2) ..... 6-26A
6-11. Audio Frequency Amplifier A4, Schematic Diagram ..... 6-27
6-12. Power Supply PSI, Schematic Diagram ..... 6-29
6-13. VHF Receiver, Schematic Diagram ..... 6-31
6-14. UHF Receiver, Schematic Diagram ..... 6-33
6-15. Synthesizer A1, Schematic Diagram ..... 6-35
6-16. Divider/Control A1A1, Schematic Diagram ..... 6-37
6-17. RE Generator A1A2, Schematic Diagram ..... 6-39
6-18. Phase Comparator A1A3, Schematic Diagram ..... 6-41
6-19. Switching Regulator A1A5, Schematic Diagram (Early Configuration) ..... 6-43
6-19A. Switching Regulator A1A5, Schematic Diagram (Later Configuration) ..... 6-44

## LIST OF TABLES

| Numbe | er Title | Page | Number Title |  | Page |
| :---: | :---: | :---: | :---: | :---: | :---: |
| I-1. | Rivet Switch Radio Configuration Matrix |  | 5-1. | Maintenance Test Equipment and |  |
| 1-1. | Leading Particulars . | 1-3 |  | Special Tools | 5-1 |
| 1-2. | Capabilities and Limitations | 1-4 | 5-2. | Receiver Fault Isolation Indications | 5-3 |
| 1-3. | Equipment Supplied | 1-5 | 5-3. | Normal Front Panel Test Point Indications. | 5-4 |
| 1-4. | Equipment Required But Not Supplied | 1-6 | 5-4. | Abnormal Test Point Indications | 5-9 |
| 2-1. | Unpacking Data. | 2-1 | 5-5. | Power Supply Fault Analysis | 5-13 |
| 3-1. | Controls and Indicators | 3-1 | 5-6. | RF Circuits Fault Analysis | 14 |
| 3-2. | Crystal Oscillator Frequency Determination | 3-7 | 5-7. | Noise Limiter/Buffer Amplifier Output |  |
| 3-2A. | Oscillator-Synthesizer Frequency Determination. |  | 5-8. | IF and Crystal Filter Fault Analysis . | 5-16 |
| 3-2B. | Crystal Oscillator Frequency Determination Oscillator-Multiplier |  | 5-9. | Performance Test of VHF and UHF Receivers. | 5-18 |
| 3-3. | UHF Receiver Multiplier Injection Voltage Levels. |  | 6-1. | Receiver Wire List | 6-2 |
| 3-4. | VHF Receiver Multiplier Injection Voltage Levels . |  |  |  |  |

## INTRODUCTION

This manual contains information to install, operate, and maintain Receiver, Radio AN/GRR-23(V) and Receiver, Radio AN/GRR-24(V).

Receivers, Radio AN/GRR-23(V) and AN/GRR-24(V) are identical in physical size and are designed for mounting in a standard 19 -inch rack or cabinet.

Receiver, Radio AN/GRR-23(V) operates in the amplitude modulation (AM) mode. By selection of one of two intermediate frequency (IF) crystal filters, it is capable of receiving on any one of 680 channels spaced 50 kHz apart or on any one of 1360 channels spaced 25 kHz apart between 116.00 and 149.95 MHz (VHF). By exchanging certain of the frequency determining modules and the selection of one of two IF crystal filters, the AN/GRR-24(V) configurations is established which provides receiving capability on any one of 3500 channels spaced 50 kHz apart or on any one of 7000 channels spaçed 25 kHz apart between 225.00 and 399.95 MHz (UHF).

Information in this manual is presented in six chapters and one index. Chapter 1 contains a description of the equipment from a functional standpoint including its capabilities and limitations. Information is provided covering leading particulars; equipment supplied, and auxiliary equipment required but not supplied. Chapter 2 contains information for installation plarning, logistics, installation procedures, and preparation for reshipment. Chapter 3 describes all operating controls, indicators, and interlocks, and provides starting, operating, stopping, and emergency operation procedures. Chapter 4 discusses the principles of operation on a functional system basis and also to an operational or signal sequence flow. Chapter 5 inchudes maintenance and alignment procedures. Chapter 6 contains circuit diagrams. The alphabetical index following Chapter 6 provides references to the appropriate paragraphs according to the subject covered. Table I- 1 is included here in the introduction as a cross-reference and indicates which modules are used in each configuration of the Rivet Switch Radio System.

Changes to this manual will be indicated by a vertical line in the margin extending close to the entire area of the material affected and at the binding edge of the page. Change
symbols are not used for:
a. Introductory material, indexes, and tabular data where the change cannot be identified.
b. Blank space resulting from the deletion of text or an illustration or a table.
c. Correction of minor inaccuracies, such as spelling, punctuation, relocation of material, etc., unless such correction changes the meaning of instructive information and procedures.

Reference is made to T.O. 00-25-234, General Shop Practice Requirements for the Repair, Maintenance and Test of Electronic Equipment for instructions concerning procedures and specific materials to be used in soldering this equipment.

The following publications are listed for reference and govern the manner of preparation, use of symbols, terms, reference designations, and abbreviations in this manual.

Military Specifications:
MIL-M-38730 (USAF) Manuals, Technical: General Requirement for Preparation Of.

MLL-T-9941 (USAF) Technical Manuals: Ground C-E Equipment Facility, Site, and System Preparation Of.

Military Standards:

MIL-STD- 12

MIL-STD-15-1 Graphical Symbols for Electrical and Electronic Diagrams.

ASA Y32.16-1965 Electrical and Electronics Reference Designations.

Style Manual:
Library of Congress Catalog No. 2253.U58 U.S. Government Printing Office.
Table I-1. Rivet Switch Radio Configuration Matrix.
*8004241G1 AND 8004241G2 ARE INTERCHANGEABLE UNDER THE SAME NSN.
Table I-1. Rivet Switch Radio Configuration Matrix (Cont).


## CHAPTER 1

## GENERAL INFORMATION

1-1. INTRODUCTION. This chapter contains information concerning Receiver, Radio AN/GRR-23(V) and Receiver, Radio AN/GRR-24(V). A description of the equipment, its purpose and strategic mission, capabilities and limitations, leading particulars, and operation are discussed in the following paragraphs.

## 1-2. DESCRIPTION AND PURPOSE.

1-3. Receiver, Radio AN/GRR-23(V), hereinafter referred to as the VHF receiver, is a single channel solid-state superheterodynew receiver that operates in the amplitude modulation (AM) mode in the radio frequency (rf) range of 116.00 to 149.95 MHz . It is capable of reception in this frequency range on any one of 680 channels spaced 50 kHz apart using the 50 kHz IF crystal filter or on any one of 1360 channels spaced 25 kHz apart using the 25 kHz IF crystal filter. The operating frequency is determined by either the oscillator crystal frequency selected or the dial setting of the oscillator-synthesizer.

1-4. Receiver, Radio AN/GRR-24(V), hereinafter referred to as the UHF receiver, is a single channel solid-state superheterodyne receiver that operates in the amplitude modulation (AM) mode in the radio frequency (rf) range of 225.00 to 399.95 MHz . It is capable of reception in this frequency range on any one of 3500 channels spaced 50 kHz apart using the $50 \mathrm{kHz} I F$ crystal filter or on any one of 7000 channels spaced 25 kHz apart using the 25 kHz IF crystal filter. The operating frequency is determined by either the oscillator crystal frequency selected or the dial setting of the oscillator-synthesizer.

1-5. An oscillator-synthesizer module is available which is directly interchangeable with and replaces the crystal oscillator module.

1-6. The VHF receiver, when equipped with the oscil-lator-synthesizer, has the potential capability of reception on any one of 2720 channels spaced 12.5 kHz between 116.00 and 149.9875 MHz , providing a narrowband $1 F$ crystal filter (not specified at this time) is selected to reduce channel interference.

1-7. The UHF receiver, when equipped with the oscil-lator-synthesizer, is capable of reception on any one of 7000 channels spaced 25 kHz between 225.00 and 399.975 MHz.

1-8. Frequency selection using the oscillator-synthesizer module is obtained by setting its front panel switches to the required input frequency to the mixer-multiplier module.

1-9. An oscillator-multiplier module is available which is directly interchangeable with the crystal-oscillator module or the oscillator-synthesizer module. This oscillator-multiplier module differs from the crystal oscillator series in that it uses a fundamental crystal rather than a fifth overtone type and the crystal oven is eliminated. Frequency accuracy is determined by "pulling" the crystal. Tuning is accomplished to the exact frequency by monitoring the frequency with a frequency counter.

1-10. The VHF receiver and the UHF receiver are designated for world-wide deployment in the air-traffic control service and provide air-to-ground and point-to-point communications. See Figure 1-1.

1-11. The VHF receiver and the UHF receiver are designed to perform reliably in an air-traffic control environment.

1-12. The VHF receiver and the UHF receiver are selfcontained assemblies, each with its own integral power supply.

1-13. The VHF receiver and the UHF receiver have provision for use of an external precision oscillator in lieu of a crystal for frequency control.

1-14. The VHF receiver is designed with the capability to operate two receivers in parallel on a single antenna tuned to channels separated by a minimum of 1 MHz .

1-15. The UHF receiver is designed with the capability to operate two receivers in parallel on a single antenna tuned to channels separated by a minimum of $3 \mathbf{M H z}$.

## 1-16. LEADING PARTICULARS.

1-17. The physical and electrical characteristics of the VHF receiver and the UHF receiver are listed in Table 1-1.

## 1-18. CAPABILITIES AND LIMITATIONS.

1-19. The capabilities and limitations of the VHF receiver and the UHF receiver are listed in Table 1-2.

## 1-20. EQUIPMENT SUPPLIED.

1-21. Equipment supplied comprising the VHF receiver and the UHF receiver is listed in Table 1-3.

## 1-22. EQUIPMENT REQUIRED BUT NOT SUPPLIED.

1-23. Tools and test equipment required for maintenance but not supplied with the VHF receiver and the UHF receiver are listed in Table 1-4.


Figure 1-1. Receivers, AN/GRR-23(V) and AN/GRR-24(V)
T.O. 3 1R2-2GRR-1 12

Table 1-1. Leading Particulars

CHARACTERISTIC

PRIMARY INPUT POWER

REQUIREMENT
$105,120,210$, or 240 volts $\pm 10 \%$, single phase $47 \mathrm{~h} z$ to 420 $\mathrm{hz}, 50$ watts maximum. If ac power fails, 24 -volt lead acid battery is automatically switched in to provide emergency power for minimum period of $\mathbf{1 5}$ minutes.

## PHYSICAL DESCRIPTION

Dimensions

Weight
CABLE REQUIREMENTS

## ENVIRONMENTAL

3-1/2 inches high; 19 inches wide; 12-1/4 inches deep (Standard19 -inch rack or cabinet mounting).

22 pounds
Provided by Air Traffic Control Central

Operating

Ambient Temperature: $-29^{\circ} \mathrm{C}$ to $+60^{\circ} \mathrm{C}$
Relative Humidity: $5 \%$ to $95 \%( \pm 5 \%)$
AC Line Voltage: $105 v \pm 10 \%, 120 v \pm 10 \%$; $210 \mathrm{v} \pm 10 \% ; 240 \mathrm{v} \pm 10 \%$
AC Line Frequency: 47 hz to 420 hz
DC: $\mathbf{2 2}$ to $\mathbf{3 0}$ volts
Duty Cycle: Continuous unattended Altitude: 0 to $\mathbf{1 0 , 0 0 0 ~ f t}$. MSL
Warm-up Time: $\mathbf{3 0}$ minutes maximum with crystal oscillator module; 5 minutes maximum with oscillatorsynthesizer module.
Intermediate Frequency: 20.6 mhz
Crystals: Nonstandard type, not supplied with equipment.
Stability to achieve frequency accuracy of $\pm 0.001 \%$ when qualified to MIL-C-3098 using procedures of MIL-STD-683.

Frequency Accuracy (Oscillator-Synthesizer)
$\pm 0.0005 \%$ after 5 minute warm-up.
Ambient Temperature: $-62^{\circ} \mathrm{C}$ to $+71^{\circ} \mathrm{C}$
Relative Humidity: 5\% to 95\%
Barometric Pressure: $\mathbf{3 . 3 4}$ inches $\mathbf{H g}$ to 31 inches $\mathbf{H g}$

Table 1-2. Capabilities and Limitations

CHARACTERISTIC
REQUIREMENTS

## VHF RECEIVER

Frequency Range (Crystal Oscillator, Oscillator-Multiplier, and OscillatorSynthesizer Modules)

## UHF RECEIVER

Frequency Range (Crystal Oscillator, Oscillator-Multiplier, and OscillatorSynthesizer Modules)

## VHF/UHF RECEIVER

Frequency Accuracy

## Sensitivity

116.00 to 149.95 MHz with 680 channels spaced 50 kHz , 116.00 to 149.975 MHz with 1360 channels spaced 25 kHz or 116.00 to 149.9875 MHz with 2720 channels spaced 12.5 kHz .
225.00 to 399.95 MHz with 3500 channels spaced 50 kHz or 225.00 to 399.975 MHz with 7000 channels spaced 25 kHz .

Crystal controlled; semiconductor proportionally controlled crystal oven. No more than $\pm 0.001 \%$ drift from operating frequency, after 30 -minute warm-up. Oscillator synthesizer; no more than $\pm 0.0005 \%$ drift from operating frequency after 30 -minute warm-up.

With a $3.0 \mu \mathrm{v}$ signal (VHF and UHF) $30 \% \pm 5 \%$ modulated at 1 kHz applied to antenna input from a $50-\mathrm{ohm}$ source, and output of 100 . milliwatts into a $600-\mathrm{ohm}$ load with a 10 dB (minimum) 'signal-plus-noise-to-noise ratio is obtained.

IF Bandwidth

| Attenuation | VHF | UHF |
| :---: | :---: | :---: |
| 6 dB | $\pm 18 \mathrm{kHz} \mathrm{Min}$. | $\pm 18 \mathrm{kHz} \mathrm{Min}$. |
| 20 dB | $\pm 27 \mathrm{kHz} \mathrm{Max}$. | $\pm 27 \mathrm{kHz} \mathrm{Max}$. |
| 40 dB | $\pm 31 \mathrm{kHz} \mathrm{Max}$. | $\pm 31 \mathrm{kHz}$ Max. |
| 60 dB | $\pm 35 \mathrm{kHz}$ Max. | $\pm 35 \mathrm{kHz}$ Max.* |
| 80 dB | $\pm 100 \mathrm{kHz}$ Max. | $\pm 200 \mathrm{kHzz}$ Max.** |

IF Bandwidth

| Attenuation | VHF | UHF |
| :---: | :---: | :---: |
| 6 dB | $\pm 10 \mathrm{kHz}$ Min. | $\pm 10 \mathrm{kHz} \mathrm{Min}$. |
| 20 dB | $\pm 17 \mathrm{kHz}$ Max. | $\pm 17 \mathrm{kHz}$ Max. |
| 40 dB | $\pm 21 \mathrm{kHz} \mathrm{Max}$. | $\pm 21 \mathrm{kHz}$ Max. |
| 60 dB | $\pm 27 \mathrm{kHz} \mathrm{Max}$. | $\pm 27 \mathrm{kHz}$ Max.* |
| 80 dB | $\pm 100 \mathrm{kHz}$ Max. | $\pm 200 \mathrm{kHz}$ Max.** |

* Up to $350 \mathrm{MHz}, \pm 30 \mathrm{kHz}$ for frequencies $>350 \mathrm{MHz}$
$* *$ Up to $350 \mathrm{MHz}, \pm 275 \mathrm{kHz}$ for frequencies $>350 \mathrm{MHz}$

Table 1-2. Capabilities and Limitations (Cont)

| CHARACTERISTIC | REQUIREMENT |
| :---: | :---: |
| Selectivity | Attenuation Bandwidth |
| ( 50 kHz Channel Spacing) | 6 dB |
| (Oscillator Module or Oscillator-Multipliet |  |
| Module) | 80 dB |
| Selectivity | Attenuation Bandwidh |
| ( 25 kHz Channel Spacing) | 6 dB |
| (Oscillator Module or Oscillator-Multiplier | 20 dB |
| Module) | 40 dB |
|  | 60 dB |
|  | 80 dB |
| IF Output | With $3.0 \mu \mathrm{~V}$ signal $\mathbf{3 0} \%$ modulated produces a nominal output of 125 mV ac. |
| Audio Output | Two unbalanced ungrounded transformer outputs. Each 100 milliwatts into $\mathbf{6 0 0}$-ohm resistive load. |
| Audio Frequency Response | Not more than +1 dB or -2 dB from 300 Hz to 3000 Hz . |
| Automatic Gän Control | Receiver output shall not vary more than 3 dB as a $6 \mu \mathrm{~V}$ input signal modulated $30 \% \pm 5 \%$ is increased to 1 volt. |
| Automatic Gain Control Time Constang | 100 millisecond attack; 100 millisecond decay maximum. |
| Squelch | Receiver output muted pending carrier application of not greater than $3.0 \mu \mathrm{~V}$ with squelch sensitivity at maximum setting and not less than $50 \mu \mathrm{~V}$ with squelch sensitivity at minimum setting. |
| Noise Limiter (When receiver contains noise limiter module.) | For use in installations where radar pulse interference is high; replaces buffer amplifier module. |
| Buffer Amplifier (When receiver contains buffer amplifier module.) | Provides impedance matching and isolation of the crystal filter (FL-1) from the mixer multiplier (A2). |
| Secure Voice Capability | Provides compatibility with the TSEC/KY-8, -28 , AND -38 Speech Security Equipment when wide bandwidth crystal filter is used. Also, provides bascband mod compatibility with TSEC/KY-57 when using pre-amplifier AGC/Squelch module 8008586G2 and IF amplificr module 8004247G2. |

Table 1-3. Equipment Supplies

## OFFICIAL <br> NOMENCLATURE

COMMON NAME

Receiver, Radio AN/GRR-23(V)
VHF Receiver
Receiver, Radio AN/GRR-24(V)
UHF Receiver

Table 1-3. Equipment Supplied (Cont.)


Table 1-4. Equipment Required But Not Supplied

| DESCRIPTION | MODEL OR TYPE <br> DESIGNATOR | FEDERAL STOCK <br> NUMBER |
| :--- | :--- | :--- |
| Test Set, Radio AN/GRM-102 * | 8004801G1 | $6625-247-47132 \mathrm{C}$ |
| Plug-In Unit, Electronic * | Tektronix, 1A1 | $6625-796-4851$ |
| Oscillator, Audio | Hewlett Packard 200AB | $6625-126-0196$ |
| Oscilloscope | Tektronix 515A | $6625-079-3676$ |
| Counter, Frequency Measuring | Hewlett Packard 5245L | $6625-914-6058$ |
| Plug-In Unit, Electronic | Hewlett Packard 5253B | $6625-226-3483$ |
| Generator, Sweep * | Texscan, RS50 | $6625-411-0887 \mathrm{YA}$ |
| Voltmeter | Hewlett Packard 427A | $6625-135-0407 \mathrm{YA}$ |
| Voltmeter, RF * | Boonton, 91CA | $6625-973-2294$ |

Table 1-4. Equipment Required But Not Supplied (Cont.)

| DESCRIPTION | MODEL OR TYPE DESIGNATOR | FEDERAL STOCK NUMBER |
| :---: | :---: | :---: |
| Oscilloscope * | Tektronix, RM547 | 6625-929-1895YA |
| Plug-In Unit, Electronic * | Tektronix, 1L20 | 6625-722-1694YA |
| Plug-In Unit, Electronic * | Tektronix, 1SI | 6625-933-2719YA |
| Extension Cable Set | ITT 8004810G1 | 5995-253-3994 |
| Generator, Signal | Hewlett Packard 608C/D | 6625-553-1572 |
| Meter, Vector Impedance * | Hewlett Packard 4815A | $6625-061$-0225 |
| Distortion Analyzer * | Hewlett Packard 334A | 6625-871-8012 |
| Voltmeter, Electronic * | Fluke 801 | 6625-753-2114 |
| 600 Ohm Headphones | Telephonics NT 49985A | 5965.280.3629 |
| Crystal Unit, Quartz | CR-143 (Holder Type HC-27/U) | Not Assigned |
| Multimeter | Mil-M-38706 | 6625-00-764-6106 |
| Signal Generator | Hewlett Packard 608E | 6625-00-857-435? |
| Bench Top Receiver Test Generator* | TS-3692/GRR 8121700GI | 6625-01.038.7119 |
| Tool Assy. Special Nut | 8637112-10 | 5120-01-250-7244ZX |

Note: (*) For depot use only.

## CHAPTER 2

## INSTALLATION

2-1. INTRODUCTION. Information and instructions necessary to unpack, install, make operable and prepare the VHF receiver and the UHF receiver for reshipment are included in this chapter. Section I provides installation
planning information, Section II covers receipt and unpacking of the equipment. Section III provides installation procedures, and Section IV contains preparation for reshipment data.

## SECTION I

## INSTALLATION PLANNING

## 2-2. GENERAL.

2-3. The VHF receiver and the UHF receiver are installed in standard relay racks in the Air Traffic Control Central. See paragraph 2-11 for relay rack cable plug requirements, figure $2-1$ for typical relay rack bracket mounting and figure $\mathbf{2} \mathbf{2} \mathbf{2}$ for outline dimensional drawing.

2-4. Normally the receivers contain a buffer amplifier module which provides impedance matching and isolation
of the crystal filter (FL-1) from the mixer multiplier (A2). In areas of high radar pulse interference a noise limiter module may be substituted for the buffer amplifier module. The noise limiter module effectively blanks the radar pulses.

## SECTION II

## LOGISTICS

### 2.6. RECEIVING DATA.

2-7. The VHF receiver and the UHF receiver are packed in separate cleated $3 / 8$-inch plywood boxes. Table
2.1 shows the packed and unpacked dimensions and weights of the receivers. The receivers are packed in snug fitting, expanded polystyrene containers, then completely sealed in a barrier pouch and packed in the plywood box.

Table 2-1. Unpacking Data

| QTY | DESCRIPTION | UNPACKED DIMENSIONS | PACKED DIMENSIONS | UNPACKED WEIGHT | PACKED WEIGHT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | VHF Receiver | 3-1/2 in. high: 21 in. wide; 12-1/4 in. deep | 9-1/2 in. high: <br> 23 in . wide: <br> 24 in . deep | 22 lbs | 38 Ibs |
| 1 | UHF Receiver | 3-1/2 in. high; <br> 21 in. wide: <br> 12-1/4 in. deep | 9-1/2 in. high; 23 in. wide; 24 in. deep | 22 lbs | 38 lbs |
| 2.8. | UNPACKING DATA. |  | 2-10. CABLE REQUIREMENTS. |  |  |
| 2-9. <br> shippi After damag etc. conne | Before unpacking g containers for the equipment is such as bent or heck particularly for tors at the rear of the | equipment, inspect the e of in-transit damage. ed, inspect for obvious components, connectors, obvious damage to the iver chassis. | 2-11. Cable requirements for the receiver are provided as a part of the Air Traffic Control Central; however, the following specific cable plugs are required to properly install the receiver in the relay rack. if the optional interface cable kit is not available. |  |  |

Mating plug to J2

| MS 3108R-18-8S (Preferred) | AC power plug to J1, Hubbell, AC Twist |
| :--- | :--- |
| MS 3108A-18-8S (Alternate) | Lock Receptacle, No. 7484 |
| MS 3108B-18-8S (Alternate) | Antenna Input Plug. Type N J13 (Not <br> Supplied in Interface Cable Kit.) |

MS 3106B-18-8S (Alternate)
MS 3107A-18-8S (Alternate, Quick Disconnect)
MS3107B-18-8S (Alternate, Quick Disconnect)

AC power plug to J1, Hubbell, AC Twist Lock Receptacle, No. 7484

Antenna Input Plug. Type N J13 (Not supplied in Interface Cable Kit.)


Figure 2-1. Typical View Relay Rack Mounting Bracket (LeftSide)


Figure 2-2. Outline Dimensional Drawing

## SECTION III

## INSTALLATION PROCEDURES

## 2-12. INSTALLATION

2-13. The VHF receiver and the UHF receiver are provided with a 3 -section slide attached to each side of the chassis. The stationary member of each slide is provided with four 3/16-inch holes at one end and three 3/16-inch by 5/16-inch slots at the other end. These holes and slots are used for attaching the slides with machine screws to the corresponding brackets in the rack. See figure 2-1 for a typical view of the relay rack mounting bracket (left-side). Figure 2-2 is an outline dimensional drawing of the receivers.

2-14. MOUNTING BRACKETS, Figure 2-4 shows an outline drawing of a type $A$ bracket required for CY-597 cabinet mounting. Four of these brackets are required for fixed installation.

2-15. Figure 2-4 also shows an outline drawing of a type $B$ bracket required for MT-686 rack mounting. Four of these brackets are required for fixed installation.

2-16. Similar brackets may be fabricated for installation in other equipment enclosures by modifying the type A or type $B$ brackets as appropriate.

2-17. INPUT POWER CONNECTIONS. The receivers are shipped from the factory with their input power connections strapped for 120 vac. To utilize an input voltage of 105.210 , or 240 volts it is necessary to change the strapping arrangement on the power supply. Remove the top cover by
loosening six captive 6-32 flat head. Phillips head retaining screws. Remove power supply terminal strip top cover by loosening two 4-40 pan head. Phillips head screws.

## CAUTION

> Observe strapping arrangement on underside of cover and verify that input power transformers are correctly strapped for the specific installation voltage. Figure $2-3$ illustrates strapping arrangement. The ac line must always be connected to pins 1 and 5 . This a factory connection. DO NOT cHANGE. Refer to Table $3-1$ for the proper AC line fuse applicable to the voltage chosen.

Print voltage rating on space provided on receiver top covers, and replace power supply terminal strip cover and receiver top cover.


Figure 2-3. Strapping Arrangement

2-18. After the receiver slides have been firmly attached to the rack rails, connect the provided cables to their corresponding connectors at the rear of the chassis. Make sure the type N shorting connector is in place on A7J2; carefully slide the receiver into the rack observing that all cables have clearance and are not pinched or damaged. The two slots at each end of the panel allow the entry of hold-down screws into the rack. This completes installation of the receivers.

NOTE
The following paragraph is applicable only to early configuration receivers
containing AGC/Squelch Module, P/N 8004239 G 1 . The new configuration AGC/Squelch Module, P/N 8008586G1 does not require the use of an external pad or attenuation network as defined in the following paragraph.

2-19. The audio compressor stage is factory aligned to operate at +20 dbm output. Connection to audio lines requiring a different output level must be accomplished by means of external pads. The following is a diagram of a symmetrical 600 ohm " 0 " pad together with the formula for calculating desired attenuation in db .

NOTE: Half of Bracket to be bent


Type A Bracket


Typical
Slot

3/16 R as shown, other half to be opp. hand.

GENERAL NOTES

1. Break all sharp edges.
2. Matl: 10 gage aluminum or 12 gage carbon sheet.
3. Finish: For steel only primer coat zinc chromate 8010.297-0


Figure 2-4. Mounting Brackets

$R_{2}=600\left(\frac{K^{2}-1}{4 K}\right)$
$\mathbf{R}_{1}=600\left(\frac{K+1}{K-1}\right)$
$K=\log ^{-1}\left(\frac{a}{20}\right)$
$a=$ desired attenuation in $\mathbf{d b}$

Typical Values
(use closest standard value available)

|  |  |  |  |
| :---: | :---: | :---: | :---: |
|  |  | $\mathbf{R}_{\mathbf{1}}$ | $\mathbf{R}_{\mathbf{2}}$ |
| Attenuation (db) | $\mathbf{K}$ | Ohms | Ohms |
| 0 | 1 | $\infty$ | 0 |
| 10 | 3.16 | 1155 | 426 |
| 15 | 5.6 | 861 | 813 |
| 20 | 10.0 | 733 | 1485 |
| 25 | 17.7 | 671 | 2646 |
| 30 | 31.6 | 639 | 4735 |
| 35 | 56.0 | 622 | 8397 |

2-20. TUNEUP AND TEST.
2-21. After completing the installation procedure of paragraph $2-12$ and assuming the receiver has been properly tuned to the required operating frequency, perform the atarting, operating and stopping procedure of paragraph 3-6 referning to the control and indicator functions of table 3-1. It in neceseary so perform a complete tuning procedure for each change of channel or received frequency.

2-22. Both the VHF receiver and the UHF receiver have been completely aligned at the factory and should require no further alignment. If performance is not satisfactory after completing the starting procedure of paragraph 3.6 recheck the tuning procedure of paragraph 3.8. If performance is still not satisfactory refer to the fault isolation and alignment procedures of Chapter 5 to locate and correct the trouble.

2-23. When connecting two receivers for operation from one antenna perform the operating procedure in paragraph 3-15, and refer to figures $3-5$ and $3-6$ for proper cable length versus frequency.

## SECTION IV

## PREPARATION FOR RESHIPMENT

## 2-24. GENERAL.

2-25. The preferred method of packing for reshipment is to use the original shipping containers, if available. If the original packing material is not available, repack the receivers in separate cartons using an over-wrap and suitable cushion-
ing to protect the units.

## NOTE

Slide drawer extensions and Cable Assembly ITT P/N 8006147G1 must be shipped with the radio set.

## CHAPTER 3

## OPERATION

3-1. INTRODUCTION. This chapter contains operation information and instructions for the VHF receiver and the UHF receiver. All operation information is identical for both receivers. The chapter is divided into three sections. Section I
illustrates and describes the functions of all controls, indicators, and interlocks. Section II provides operating instructions. Starting operating, tuning and stopping procedures are provided. Section III contains Emergency Operation procedures.

## SECTION I

## CONTROLS AND INDICATORS

## 3-2. GENERAL.

3-3. This section contains illustrations and tables to identify and describe the functions of all controls and indicators.

3-4. Controls and indicators are listed and defined in table 3-1 and illustrated in figure 3-1.
3-5. No interlocks are used in the receivers.

Table 3-1. Controls and Indicators

| CONTROL OR INDICATOR | REF | FES |
| :--- | :--- | :--- | | FOWCTION |
| :--- |
| ON-OFF |
| Toggle Switch |
| Indicator Lamp |
| AC FUSE (LEFT) |

Table 3-1. Controls and Indicators (Cont.)

| CONTROL OR INDICATOR | REF |
| :--- | :--- | :--- |

## MAIN ADJ

Screwdriver Adjust
R2

## PHONE ADJ

Knob Adjust

## OUTPUT

## RECEIVER INPUT

## ANTENNA

The following controls are behind the front panel access door.

Tunable Filter Module
IN
Screwdriver Adjust
OUT
Screwdriver Adjust
Oscillator Module
OSC

Screwdriver Adjust
BUF
Screudriver Adjust
C3

C13
VHF UHF

Adjusts level of audio output at rear panel connector.

Adjusts level of audio at front panel OUTPUT jack.
Provides audio output for headphone monitoring. (Mating plug to J14 is PJ055B).
Provides front panel disconnect of antenna from receiver input. Provides for signal generator input when tuning receiver.

Tunes input cavity for peak output.

Tunes output cavity for peak output.

Tunes crystal oscillator for peak output.

Tunes buffer for peak output.

Mixer/Muliplier Module
ANT

Screwdriver Adjust
C1
C30
Tunes rf amplifier for peak output.
RF
Screudriver Adjust
C9
C35 Tunes mixer for peak output.

Table 3-1. Controls and Indicators (Cont.)


- This Control Not on VHF Module.


## SECTION II

## OPERATTNG INSTRUCTIONS

3.6. STARTING, OPERATING, AND STOPPING PROCEDURE.

3-7. STARTING PROCEDURE. Verify that the input power transformer is correctly strapped for the installation voltage as indicated in paragraph 2-17, CAUTION note. Replace power supply terminal strip cover and secure with two 4-40 pan head Phillips screws. Replace receiver top cover and secure with six captive 6-32 Phillips flat head retaining screws. To turn on either of the receivers, place the POWER ON-OFF switch on the
receiver front panel to the ON position, and observe the following:

1. The POWER indicator lamp illuminates.
2. After a $\mathbf{3 0}$-minute warmup period ( 5 minutes when using oscillator-synthesizer) during which the frequency controlling elements stabilize, the receiver is ready for operation, providing the tuning procedure has been completed for the operating frequency desired.


Figure 3-1A. VHF Receiver and UHF Receiver Controls and Indicators

### 3.8 TUNING PROCEDURE.

a. Align the tunable filter to the operating frequency (see Figure 3-2 or Figure 3-3 as appropriate).
b. Align the Mixer Multiplier Controls to the operating frequency.

## NOTE

- The following tuning procedure assumes the use of the crystal oscillator.
- If an oscillator-synthesizer is used, disregard the instruction on the crystal oscillator adjustment.
- For the oscillator-synthesizer equipped radio, set the thumbwheel switches on the oscillator-synthesizer to the frequency determined by Table 3-2A. Refer to paragraph 3-11g (UHF), 3-12g (VHF) Tuning Procedures. Care should be given to initial settings; for UHF refer to paragraphs 3-11a and 311b including notes, for VHF refer to paragraphs $3-12 \mathrm{a}$ and $3-12 \mathrm{~b}$ including notes.


Care must be exercised when inserting or removing the crystal holder. Be sure pins are properly aligned. Do not twist holder when inserting or removing as bent or misaligned pins may result.

### 3.9 VHF CRYSTAL SELECTION G1, G2, AND G3

 OSCILLATOR. The VHF receiver is capable of operation on any one of 680 channels spaced 50 kHz apart or on any one of 1360 channels spaced 25 kHz apart between 116.0 and 149.95 MHz . The local oscillator crystal frequency for all channels of the VHF receiver is equal to one-half the sum of the desired receiving frequency and 20.6 MHz (the receiver intermediatefrequency). Use the information contained in Table 3-2 to determine the crystal frequency.

### 3.10 UHF CRYSTAL SELECTION G1, G2, AND G3

OSCILLATOR. The UHF receiver is capable of operation on any one of 3500 channels spaced 50 kHz apart or on any one of 7000 channels spaced 25 kHz apart between 225.000 and 399.95 MHz. The local oscillator crystal frequency for channels between 225.00 and 312.00 MHz is equal to one-fourth the sum of the desired receiving frequency and 20.6 MHz (the receiver intermediate frequency). The local oscillator crystal frequency for channels between 312.05 and 399.95 MHz is equal to one-fourth the difference between the desired receiving frequency and 20.6 MHz (the receiver intermediate frequency). Use the information contained in Table 3-2 to determine the crystal frequency.
3.10A. VHF CRYSTAL SELECTION-OSCILLATORMULTIPLIER. The same procedure is used as in paragraph 39 except the oscillator frequency is equal to one-tenth the sum of the desired receiving frequency and 20.6 MHz (the receiver intermediate frequency). Use the information contained in Table 3-2B to determine the crystal frequency.
3.10B. UHF CRYSTAL SELECTION-OSCILLATORMULTIPLIER. The same procedure is used as in paragraph 310 except the oscillator frequency for channels between 225.00 and 312.00 MHz is equal to one-twentieth the sum of the desired receiving frequency and 20.6 MHz (the receiver intermediate frequency) and for channels between 312.05 and 399.95 MHz the oscillator frequency is equal to one-twentieth the difference between the desired receiving frequency and 20.6 MHz (the receiver intermediate frequency). Use the information contained in Table 3-2B to determine the crystal frequency.

### 3.11 UHF RECEIVER TUNING AND POST TUNING <br> CHECKOUT. After selecting the proper crystal for the desired operating frequency, place it in the crystal holder as shown in Figure 3-1 and

insert into the oscillator module located behind the access dopr on the receiver front panel. For receivers equipped with the oscillator-synthesizer module, set the thumbwheels according to table 3-2A.

## NOTE

Before starting the VHF tuning procedure be sure that the shorting cap is on A7J12 on the rear of the receiver (Figure 2-2) and that the UHF antenna coupler* tunable filter. and mixer multiplier modules are properly installed in the receiver. See Chapter 5 , Section $I$ for module removal and replacement procedures.

Place POWER ON-OFF switch to the ON position. observe that POWRR indicator lamp is illuminated and allow 30 min utes for cirystal oven stabilization before proceeding with the following tuning procedure.

## NOTE

If an oscillator-multiplier module is used disregard Steps a through $f$ and refer to Paragraph 3-17E.
a. Using a screwdriver, position the dots on the oscillator module to line up with the crystal frequency markings. On the Mixer Multiplier, position the dots on the ANT and RF controls to the operating frequency. Position the QUAD, BUFFER, and AMPL to the multiplier frequency (see Table 3-2).

## NOTE

> Careful initial setting of the mixer controls is important to avoid subsequent tuning to a wrong harmonic of the oscillator.
b. Refer to Figure 3-2 for setting the tunable filter IN and OUT controls and carefully adjust each as indicated.

NOTE

Behind the Front cover using a digital voltmeter, verify the $B+t$ test point reads $18 \pm 0.4 \mathrm{VDC}$ and the unregulated $B+$ reads 27 VDC to 40 VDC.
c. Set HP 427 A voltmeter to 1.0 Vdc scale and connect between GROUND and LO test point.
d. On the oscillator module adjust the OSC control for maximum voltmeter indication. (G1 and G2.)
e. ON the oscillator module adjust the BUF control for maximum voltmeter indication. (G1 and G2.)
T.O. 31R2-2GRR-112

Table 3-2. Crystal Oscillator Frequency Determination

| RECEIVER | RECEIVER <br> FREQUENCY | CRYSTAL FREQUENCY |
| :--- | :--- | :--- |
| AN/GRR-23 | 116.00 MHz to |  |
| VHF | 149.95 MHz |  |
| AN/GRR-24 | 225.00 MHz to | Received Frequency $(\mathrm{MHz})+20.6$ |
| UHF | 312.00 MHz |  |
| AN/GRR-24 | 312.05 MHz to | Received Frequency $(\mathrm{MHz})+20.6$ |
| UHF | 399.95 MHz |  |

Table 3-2A. Oscillator-Synthesizer Frequency Determination

| RECEIVER | RECEIVER FREQUENCY | CRYSTAL FREQUENCY | MULTIPLIER FREQUENCY |
| :---: | :---: | :---: | :---: |
| AN/GRR-23 VHF | 116.00 MHz to | Received Freq (MHz) +20.6 | Received Freq (MHz) +20.6 |
|  | 143.95 MHz | 2 |  |
| AN/GRR-23 VHF | 144.00 MHz to | Received Freq (MHz) -20.6 | Received Freq (MHz) - 20.6 |
|  | 144.4 MHz | 2 |  |
| AN/GRR-23 VHF | 144.45 MHz to | $\underline{\text { Received Freq }(\mathrm{MHz})+20.6}$ | Received Freq (MHz) $\mathbf{+ 2 0 . 6}$ |
|  | 149.95 MHz | 2 |  |
| AN/GRR-24 UHF | 225.00 MHz to | $\underline{\text { Received Freq }(\mathrm{MH})+\mathbf{2 0 . 6}}$ | Received Freq (MHz) +20.6 |
|  | 308.45 MHz | 4 |  |
| AN/GRR-24 UHF | 308.5 MHz to | Received Freq (MHz) - 20.6 | Received Freq (MHz) - 20.6 |
|  | 309.5 MHz | $4$ |  |
| AN/GRR-24 UHF | 309.55 MHz to | $\underline{\text { Received Freq }(\mathrm{MHz})+\mathbf{2 0 . 6}}$ | Received Freq (MHz) $\mathbf{+ 2 0 . 6}$ |
|  | 312.00 MHz | 4 |  |
| AN/GRR-24 UHF | $312.05 \mathrm{MHz} \text { to }$ | $\underline{\text { Received Freq ( } \mathrm{MHz} \text { ) - } 20.6}$ | Received Freq (MHz) - 20.6 |
|  | $349.65 \mathrm{MHz}$ | 4 |  |
| AN/GRR-24 UHF | 349.7 MHz to | $\underline{\text { Received Freg ( } \mathrm{MHz} \text { ) + } 20.6}$ | Received Freq ( MHz ) +20.6 |
|  | 350.7 MHz | 4 |  |
| $\begin{aligned} & \text { AN/GRR-24 } \\ & \text { UHF } \end{aligned}$ | 350.75 MHz to | Received Freq (MHz) -20.6 | Received Freq (MHz) - 20.6 |
|  | 399.95 MHz | 4 |  |

Table 3-2A. Oscillator-Synthesizer Frequency Determination (Cont)

## NOTE

Since the oscillator-synthesizer produces frequencies in 6.25 khz increments, it was not possible to place all the significant digits on the frequency-select dials. Therefore the dial numbers are rounded off to the nearest channel but the module will produce only valid channel frequencies.

| DIAL FREQUENCY | ACTUAL FREQUENCY |
| :--- | :--- |
| 99.993 mhz | 99.99375 mhz |
| 99.987 | 99.98750 |
| 99.981 | 99.98125 |
| 99.975 | 99.97500 |
| 99.968 | 99.96875 |
| 99.962 | 99.96250 |
| 99.956 | 99.95625 |
| 99.950 | 99.95000 |
| 99.943 | 99.94375 |
| 99.937 | 99.93750 |
| 99.931 | 99.93125 |
| 99.925 | 99.92500 |
| 99.918 | 99.91875 |
| 99.912 | 99.91250 |
| 99.906 | 99.90625 |
| 99.900 | 99.90000 |

Table 3-2B. Crystal Oscillator Frequency Determination Oscillator-Multiplier

| RECEIVER | RECEIVER FREQUENCY | CRYSTAL FREQUENCY |
| :---: | :---: | :---: |
| VHF | 116.00 mhz to 149.95 mhz | $\frac{\text { Received Frequency (mhz) }+20.6}{10}$ |
| UHF | $\begin{aligned} & 225.00 \mathrm{mhz} \text { to } \\ & 312.00 \mathrm{mhz} \end{aligned}$ | $\frac{\text { Received Frequency }(\mathrm{mhz})}{20}+20.6$ |
| UHF | 312.05 mhz to 399.95 mhz | $\frac{\text { Received Frequency (mhz) }-20.6}{20}$ |


Figure 3.2. UHF Tunable Filter Turns Versus Frequency
f. Carefully readjust the OSC and BUFFER controls alternating between the two until the maximum voltmeter reading is indicated. (G1 and G2)
g. On the mixer multiplier module adjust the LEVEL ADJ control full clockwise.

## NOTE

Careful initial setting of the mixer controls is important to avoid subsequent tuning to a wrong harmonic of the oscillator.
h. Remove the top cover from the receiver and adjust R44 maximum counterclockwise on the noise limiter module (when used).
i. Set HP427A voltmeter to the 30 vdc scale and connect between GROUND and MULT test point, if voltage is less than 10 vdc , set HP427A to 10 vdc scale.
j. Adjust QUAD, BUFFER and AMPL controls for maximum voltmeter indication. Carefully readjust the QUAD, BUFFER and AMPL controls alternately until the absolute maximum voltmeter reading is obtained. In some cases it may be necessary to change the voltmeter to the 30 volt scale.
k. Carefully adjust LEVEL ADJ control counterclockwise until the voltage indicated in table 3-3 is obtained for the desired frequency.

1. Set the voltmeter to the 10 vdc scale and connect between GROUND and AGC test point.

## NOTE

Signal generator frequency should be checked at periodic intervals to assure that signal generator is on frequency.
m . Remove the connector on the front panel between ANTENNA and RECEIVER INPUT.
n. Place the SQUELCH switch to the OFF position.
o. Adjust signal generator for $30 \% \pm 1 \%$ modulation at $1 \mathrm{kHz} \pm 10 \%$.
p. Adjust signal generator for maximum output, but not more than 1 volt ( +13 dbm ).

Table 3-3. UHF Receiver. Multiplier Injection Voltage Levels

| FREQUENCY RANGE <br> (MHZ) | INJECTION LEVEL <br> (VOLTS) |
| :--- | :---: |
| 225.00 to 260.00 | $2.5 \pm 0.1$ |
| 260.05 to 320.00 | $2.0 \pm 0.1$ |
| 320.05 to 340.00 | $2.5 \pm 0.1$ |


| 340.05 to 360.00 | $3.0 \pm 0.1$ |
| :--- | :--- |
| 360.05 to 380.00 | $3.5 \pm 0.1$ |
| 380.05 to 400.00 | $4.0 \pm 0.1$ |

q. Connect gignal generator output to frequency counter and accurately tune the signal generator to the operating frequency of the receiver. Connect the signal generator to receiver input on front panel.

## NOTE

For initial adjustment of the tunable filter In and Out controls, refer to Figure 3-2. Carefully adjust each as indicated.
r. Adjust tunable filter IN and OUT controls for maximum voltmeter indication. Carefully readjust the IN and OUT controls alternately until the maximum voltmeter reading is obtained.
s. Reduce the signal generator output to -50 $\mathrm{dbm}(700 \mu \mathrm{v}) \pm 0.5 \mathrm{dbm}$.
t. Connect signal generator output to frequency counter and check for frequency accuracy. Retune if necessary. Reconnect signal generator to receiver input.
u. On the mixer multiplier module adjust the RF control for maximum voltmeter indication.
v. On the mixer multiplier module adjust the ANT control for maximum voltmeter indication.
w. Keep reducing the signal generator output and repeating steps $r, t, u$, and $v$, as required to obtain the absolute maximum voltmeter indication. Make the last round of adjustments at -97.5 $\mathrm{dbm}(3.0 \mu \mathrm{v}) \pm 0.5 \mathrm{dbm}$.

## NOTE

If $-97.5 \mathrm{dbm}(3.0 \mu \mathrm{v}) \pm 0.5 \mathrm{dbm}$ cannot be obtained in a maximum of three steps, refer to Chapter 5, Table 5-4.
x. Set the signal generator to -97.5 dBm ( 3.0 $\mu \mathrm{v}) \pm 0.5 \mathrm{dBm} 30 \pm 1 \%$ modulation at 1 KHz $\pm 10 \%$. Set the voltmeter for 0.3 Vac at full scale and connect the ac probe between the IF and GROUND test points. Adjust AGC ADJUST (R7) through top cover for $125 \mathrm{mv} \pm 5$ millivolts; this setting may be changed later.
y. Set the voltmeter on the 10 Vdc scale, and reconnect voltmeter to AGC test point. Reduce the signal generator level to $-120 \mathrm{dbm}(0.224 \mu \mathrm{v})$ $\pm 1 \mathrm{dbm}$. The AGC voltage should drop to its quiescent value of $2.9 \mathrm{Vdc} \pm 0.3 \mathrm{volt}$. If it does not drop, set signal generator power level to $-120 \pm 1$ dbm and adjust AGC ADJUST through top cover until AGC voltage just drops to its quiescent state
of 2.9 Vdc $\pm 0.3$ volt. Set the signal generator level to $-102 \mathrm{dbm}(1.78 \mu \mathrm{v}) \pm 1 \mathrm{dbm}$. The AGC voltage should be 5.0 volts or greater. Set the signal generator level for $-97.5 \mathrm{dbm}(3.0 \mu \mathrm{v}) \pm 0.5 \mathrm{dbm}, 30 \pm 1 \%$ modulation at 1 $\mathrm{kHz} \pm 10 \%$. The $125 \mathrm{mv} \pm 5$ millivolt reading obtained in step x may now read between 120 and 180 millivolts.
z. Set the signal generator to $-97.5 \mathrm{dbm}(3.0 \mu \mathrm{v}) \pm 0.5 \mathrm{dbm}$, $30 \% \pm 1 \%$ modulation at $1 \mathrm{kHz} \pm 10 \%$.

## NOTE

If the receiver has an early configuration AGC Squelch module P/N 8004239G1, continue tuning procedure at step aa. If the receiver has the later configuration AGC/Squelch module 8008586G2, continue the tuning procedure at step $a b$.
aa. To tune early configuration AGC module, set the voltmeter to the 3 vac scale and connect between the MAIN AF test point and ground. Adjust the AUDIO MAIN ADJ level control on the front panel of the receiver maximum clockwise. The voltmeter should indicate about 1.5 to 2.5 volts. If the voltage is not within limits adjust AF PREAMPL ADJ (R32) on top cover of the receiver. This completes the tuning of the early configuration AGC module, continue tuning procedure at step aj.
ab. To tune the later configuration AGC module remove receiver top cover and adjust Compression Level (R41) control maximum clockwise.
ac. Set voltmeter to 3 vac scale and connect between MAIN AF test point and GROUND on back of front panel door. Adjust AUDIO MAIN ADJ level control on front panel of receiver maximum clockwise.
ad. Adjust AF PREAMPL ADJUST (R32) for 2.00 vac $\pm$ 25 millivolts.
ae. Adjust AUDIO MAIN ADJ level control on front panel of receiver for $1.6 \mathrm{vac} \pm 25$ millivolts.
af. Adjust PREAMPL ADJUST (R32) for 2.00 vac $\pm 25$ millivolts.
ag. Adjust Compression Level (R41) control 1.95 vac $\pm 10$ millivolts.
ah. Increase signal generator percent modulation from 30\% to $90 \%$. Test voltage shall remain within 1.75 to 2.45 volts. Return signal generator to $30 \%$ modulation.
ai. This completes the tuning of the later configuration AGC module, continue tuning procedure at step aj.
aj. Adjust the AUDIO MAIN ADJ level control on the front panel for 1.0 vac, set the voltmeter to the 1 vac scale. Note this reading on the db scale of the voltmeter. Switch the signal generator to the CW mode. The voltmeter should drop 10 db or more if the receiver has been properly tuned. Note the change in db . This is the signal-plus-noise ratio (S+N/N). (See 3-17B for G3 Oscillator).

## NOTE

Perform step ak only if the receiver contains a noise limiter module. If the noise limiter is not present, continue tuning either at step al for early configuration AGC module or step am for later configuration AGC module.
ak. Set R44 on the noise limiter module to approximately mid range. Switch the signal generator back to $30 \%+1 \%$ modulation at $1 \mathrm{kHz}+10 \%$. Repeat the measurement of the S+N/N.
ratio as performed in the previous step. It is desired that this be 0.5 db less than what it was with R 44 maximum counterclockwise. Adjusting R44 clockwise decreases the $S+N / N$ ratio. Repeat the measurement of $S+N /$ $N$ and adjustment of R44 until the 0.5 db degradation of $\mathrm{S}+\mathrm{N} / \mathrm{N}$ is obtained.
al: After the above adjustments are completed, and whenever the receiver contains the early configuration AGC module. if audio compression is desired over the receiver input signal range. do the following:

1. Switch the sighal generator back to $30 \% \pm 1 \%$ modulation at 1 khz $\pm 10 \%$. Set the Audio Main ADJ control fully counterclockwise. Connect RMS Voltmeter to AF Preamp Test Jack on front panel. Adjust Preapp/Squelch Module R32 for 0.4 to 0.7 VRMS. Connect meter th, main AF Test Jack on front panel. Adjust Audio Main ADJ clockwise until a'sharp dip is noticed. Record for reference. Switch Signal Generator to CW. Voltmeter should drop 10 db or more. Return Signal Generator to $1 \mathrm{khz} 30 \%$ modula-
tion. Increase modulation to $90 \%$. Voltmeter should not increase more than 2 db from reference.
2. Refer to paragraph 2-19 to determine which pad to insert into the external circuit to obtadin the desired signal output level. If the receiver is part of an Air Traffic Control system (AFCC) with an adjustable ex-. ternal attenuator, refer to TO 31Z3-220-6WC-1 for procedures to adjust this attenuator.
3. This completes the tuning for early configuration AGC module when full range signal compression is desired.
am. Disconnect voltmeter and.signal generator. Reconnect antenna connector between ANTENNA and RECEIVER INPUT on front panel. Replace top cover of receiver.
an. Place the squelch switch to the ON position.
ao. This completes the tuning procedure for operation on any one of the UHF channels.

## 3-12. VHF RECEIVER TUNING AND POST

TUNING CHECKOUT. After selecting the proper crystal for the desired operating frequency, place it in the crystal holder as shown in figure 3-1 and insert into the oscillator module located behind the access door on the receiver front panel. For receivers equipped with the oscillator-synthesizer module, set the thumbwheels according to table 3-2A.

## NOTE

Before starting the VHF tuning procedure be sure that the shorting cap is on A7J2 on the rear of the receiver (figure 2-2) and that the VHF antenna coupler, tunable filter, and mixer multiplier modules are properly installed in the receiver. See Chapter 5 Section I for module removal and replacement procedures.
Place POWER ON-OFF switch to the ON position, observe that POWER indicator lamp is illuminated and allow 30 minutes for crystal oven stabilization before proceeding with the following tuning procedure.

## NOTE

If an oscillator-multiplier module is used, disregard steps a through $f$ and refer to paragraph 3-17E.
a. Using a screwdriver, position the dots on the oscillator module to line up with the crystal frequency markings. Position the dots on the mixer multiplier module to line up with the operating frequency markings.

## NOTE

Careful initial setting of the mixer controls is important to avoid subsequent tuning to a wrong harmonic of the oscillator.
b. Refer to figure 3-3 for setting of tunable filter IN and OUT controls and carefully adjust each as indicated.

## NOTE

Behind the Front cover using a digital voltmeter, verify the B+ test point reads $18 \pm 0.4 \mathrm{VDC}$ and the unregulated $\mathrm{B}+$ reads 27 VDC to 40 VDC .
c. Set HP427A voltmeter to 1.0 vdc scale and connect between GROUND and LO test point.
d. On the oscillator module adjust the OSC control for maximum voltmeter indication.
e. On the oscillator module adjust the BUF control for maximum voltmeter indication.
f. Carefully readjust the OSC and BUF controls alternating between the two until the maximum voltmeter reading is indicated.
g. On the mixer multiplier module adjust the LEVEL ADJ control full clockwise.
h. On the noise limiter (when used) adjust R44 maximum counterclockwise.
i. Set HP427A voltmeter to the 3 vdc scale and connect between GROUND and MULT test point.
j. Adjust DOUBLER and BUFFER controls for maximum voltmeter indication. Carefully readjust the DOUBLER and BUFFER controls alternately until the absolute maximum voltmeter reading is obtained.
k. Carefully adjust LEVEL ADJ control counterclockwise until the voltage indicated in table $3-4$ is obtained for the desired frequency. It is important to use a high input impedance ( 1 meg ohm or higher) voltmeter for this step, such as an HP427A voltmeter so that the circuit is not loaded down and the level thus improperly adjusted.

1. Set the voltmeter to the 10 vdc scale and connect between GROUND and AGC test point.

## NOTE

Signal generator frequency should be checked at periodic intervals to assure that signal generator is on frequency.
m. Remove the connector on the front panel between ANTENNA and RECEIVER INPUT.
n. Place the SQUELCH switch to the OFF position.
o. Adjust signal generator for $30 \% \pm 1 \%$ modulation at $1 \mathrm{khz} \pm 10 \%$.
p. Adjust signal generator for maximum output not greater than 1.0 volt ( +13 dbm ) output.
q. Connect signal generator output to frequency counter and accurately tune the signal generator to the operating frequency of the receiver. Connect the signal generator to receiver input on front panel. If AGC ADJUST (accessible through top cover on receiver) happens to be grossly misadjusted it is possible no indication will be obtained. If this is the case set AGC ADJUST maximum counterclockwise and then turn it slowly clockwise until the age voltage just starts increasing.

## NOTE

For initial adjustment of the tunable filter IN and OUT controls, refer to figure 3-3. Carefully adjust each as indicated.
r. Adjust tunable filter IN and OUT controls for maximum voltmeter indication. Carefully readjust the IN and OUT controls alternately until the maximum voltmeter reading is obtained.
8. Reduce the signal generator output to -50 $\mathrm{dbm}(700 \mu \mathrm{v}) \pm 0.5 \mathrm{dbm}$.
t. Connect signal generator output to frequency counter and check for frequency accuracy.

Retune if necessary. Reconnect signal generator to receiver input.
u. On the mixer multiplier module adjust the RF control for maximum voltmeter indication.
v. On the mixer multiplier module adjust the ANT control for maximum voltmeter indication.
w. Keep reducing the signal generator output and repeating steps $r, t, u$, and $v$ as required to obtain the absolute maximum voltmeter indication. Make the last round of adjustment at -97.5 $\mathrm{dbm}(3.0 \mu \mathrm{v}) \pm 0.5 \mathrm{dbm}$.

Figure 3-3. VHF Tunable Filter Turns Versus Frequency

## NOTE

If $-97.5 \mathrm{dBm}(3.0 \mu) \pm 0.5 \mathrm{dBm}$ cannot be obtained in a maximum of three steps, refer to Chapter 5, table 5-4.

X . Set the signal generator to $-97.5 \mathrm{dbm}(3.0 \mu \mathrm{v}) \pm 0.5$ $\mathrm{dbm} 30 \pm 1 \%$ modulation at $1 \mathrm{KHz} \pm 10 \%$. Set the voltmeter for 300 millivolts ac full scale and connect the AC probe between the $1 F$ and GROUND test points. Adjust AGC ADJUST (R7) through top cover for $125 \pm 5$ millivolts; this setting may be changed later.
y. Set the voltmeter on the $\mathbf{1 0} \mathbf{v d c}$ scale and reconnect voltmeter to AGC test point. Reduce the signal generator level to $-120 \mathrm{dbm}(0.224 \mu \mathrm{v}) \pm 1 \mathrm{dbm}$. The AGC voltage should drop to its quiescent value of $2.9 \pm 0.3$ volt. If it does not drop, set signal generator power level to $-120 \pm 1 \mathrm{dbm}$ and adjust AGC ADJUST (R7) through top cover until AGC voltage just drops to its quiescent state of $2.9 \pm 0.3$ volt. Set the signal generator level to $-102 \mathrm{dbm}(1.78 \mu \mathrm{v}) \pm 1 \mathrm{dbm}$. The AGC voltage should be 5.0 volts or greater. Set the signal generator level for -97.5 $\mathrm{dbm}(3.0 \mu \mathrm{v}) \pm 1 \mathrm{dbm}$. The $125 \pm 5$ millivolt reading obtained in step $x$ may now read between 120 and 180 millivolts.
z. Set the signal generator to $-97.5 \mathrm{dbm}(3.0 \mu \mathrm{v}) \pm 0.5$ $\mathrm{dbm}, \mathbf{3 0 \%} \pm 1 \%$ modulation at $1 \mathrm{khz} \pm 10 \%$

## NOTE

If the receiver has an early configuration AGC/ Squelch module, P/N 8004239 Gl , continue tuning procedure at step aa. If the receiver has the later configuration AGC/Squelch module, P/ N 8008586 G 2 , continue the tuning procedure at step ab.
aa. To tune early configuration AGC module, set the voltmeter to the 3 vac scale and connect between the MAIN AF test point and ground. Adjust the AUDIO MAIN ADJ level control on the front panel of the receiver maximum clockwise. The voltmeter should indicate about 1.5 to 2.5 volts. This voltage must be 2 volts or higher for audio compression operation. If the voltage is not within limits adjust AF PREAMPL ADJ (R32) on top cover of the receiver. This completes the tuning of the early configuration AGC module, continue tuning procedure at step aj.
ab. To tune the later configuration AGC module, remove receiver top cover and adjust Compression Level (R41) control maximum clockwise.
ac. Set voltmeter to 3 vac scale and connect between MAIN AF test point and GROUND on back of front panel door. Adjust AUDIO MAIN ADJ level control on front panel of receiver maximum clockwise.
ad. Adjust AF PREAMPL ADJUST (R32) for 2.00 vac $\mathbf{4} 25$ millivolts.
ae. Adjust AUDIO MAIN ADJ level control on front panel of receiver for $1.6 \mathrm{vac} \mathbf{5 2 5}$ millivolts.
af. Adjust PREAMPL ADJUST (R32) for 2.00 vac $\pm 25$ millivolts.
ag. Adjust Compression Level (R41) control 1.95 vac $\pm 10$ millivolts.
ah. Increase signal generator percent modulation from $\mathbf{3 0 \%}$ to $90 \%$. Test voltage shall remain within 1.75 to 2.45 volts. Return signal generator to $30 \%$ modulation.
ai. This completes the tuning of the later configuration AGC module, continue tuning procedure at step aj.
aj. Adjust the AUDIO MAIN ADJ level control on the front panel for 1.0 vac , set the voltmeter to the 1 vac scale. Note this reading on the DB scale of the voltmeter. Switch the signal generator to the CW mode. The voltmeter should drop 10 db or more if the receiver has been properly tuned. Note the change in db. This is the signal-plus-noise ratio ( $\mathbf{S}+\mathrm{N} / \mathrm{N}$ ). (See 3-17B for G3 Oscillator).

## NOTE

Perform step ak. only if the receiver contains a noise limiter module. If the noise limiter is not present, continue tuning either at step al. for early configuration AGC module or step am. for later configuration AGC module.
ak. Set R44 on the noise limiter module to approximately mid range. Switch the signal generator back to $30 \% \pm 1 \%$ modulation at $1 \mathrm{khz} \pm 10 \%$. Repeat the measurement of the $\mathrm{S}+\mathrm{N} / \mathrm{N}$ ratio as performed in the previous step. It is desired that this be 0.5 db less than what it was with R44 maximum counterclockwise. Adjusting R44 clockwise decreases the $\mathrm{S}+\mathrm{N} / \mathrm{N}$ ratio. Repeat the measurement of $\mathrm{S}+\mathrm{N} / \mathrm{N}$ and adjustment of R44 until the 0.5 db degradation of $\mathrm{S}+\mathrm{N} / \mathrm{N}$ is obtained.
al. After the above adjustments are completed and whenever the receiver contains the early configuration AGC module, if audio compression is desired over the receiver input signal range, do the following:

1. Switch the Signal Generator back to $30 \% \pm 1 \%$ modulation at $1 \mathrm{khz} \pm 10 \%$. Set the Audio Main ADJ Control fully counterclockwise. Connect RMS Voltmeter to AF Preamp Test Jack front panel. Adjust Preamp/Squelch Module R32 for 0.4 to 0.7 VRMS. Connect meter to main AF Test Jack on front panel. Adjust Audio Main ADJ clockwise until a sharp dip is noticed. Record for reference, Switch Signal Generator to CW. Voltmeter should drop 10 db or more. Return Signal Generator to 1 $\mathbf{k h z} \mathbf{3 0 \%}$ modulation. Increase modulation to $90 \%$. Voltmeter should not increase more than 2 db from reference.
2. Refer to paragraph 2-19 to determine which pad to insert into the external circuit to obtain the desired signal output level. If the receiver is part of Air Traffic Control System (AFCC) with an adjustable external attenuator, refer to TO 31Z3-220-6WC-1 for procedures to adjust this attenuator.
3. This completes the tuning for early configuration AGC module when full range signal compression is desired.
am. Disconnect voltmeter and signal generator. Reconnect antenna connector between ANTENNA and RECEIVER INPUT on front panel. Replace top cover of
receiver.
an. Place the squelch switch to the ON position.
ao. This completes the tuning procedure for operation on any one of the VHF channels.

Table 3-4. VHF Receiver Multiplier Injection Voltage Levels

| FREQUENCY RANGE (MHz) | INJECTION LEVEL (VOLTS) |
| :---: | :---: |
| 116.00 to 125.00 | $0.96 \pm 0.1$ |
| 125.05 to 134.00 | $1.00 \pm 0.1$ |
| 134.05 to 143.00 | $1.04 \pm 0.1$ |
| 143.05 to 150.00 | $1.07 \pm 0.1$ |
| 3-13. SQUELCH CONTROL ADJUSTMENT. |  |
| 3.14. When it is desired to set up the squelch control on the receiver to operate at a given signal input level proceed as follows: |  |
| a. Remove the front panel betw CEIVER INPUT. tor output to RE panel. | tor on the ENNA and REsignal generaINPUT on front |

b. Place the SQUELCH switch in the OFF position.
c. Set the voltmeter to the 10 Vdc scale and connect between the AGC and GROUND test points.
d. Set the signal generator power level to $-97.5 \mathrm{dBm}(3.0 \mu \mathrm{~V} \pm 0.5 \mathrm{dBm}$. $30 \% \pm 1 \%$ modulation at $1 \mathrm{kHz} \pm 10 \%$.
e. Carefully adjust the signal generator fine and coarse frequency controls for maximum AGC voltage.
f. Set the voltmeter to the 30 Vdc scale and connect between the SQUELCH test point and GROUND.
g. Place the SQUELCH switch to the on position.
h. Set the signal generator at the desired squelch level (the level must be between $-97.5 \mathrm{dBm}(3.0 \mu \mathrm{~V})$ and -73 $\mathrm{dBm}(50.1 \mu \mathrm{~V} \pm 0.5 \mathrm{dBm})$, at $30 \% \pm 1 \%$ modulation at $1 \mathrm{kHz} \pm 10 \%$.

1. Set the AUDIO SQUELCH ADJ potentiometer maximum clockwise. The receiver will be squelched and the voltmeter should indicate less than 1 Vdc.
j. Slowly turn the AUDIO SQUELCH ADJ. potentiometer counterclockwise until the voltmeter suddenly increases approximately 8.0 volts dc (Module $\mathrm{P} / \mathrm{N}$ 8008586 G 1 ) and $\mathrm{P} / \mathrm{N} 8008586 \mathrm{G} 2$ or approximately 15.0 volt's dc (Module $\mathrm{P} / \mathrm{N}$ 8004239G1).
k. Decrease signal generator level until the receiver is squelched. Slowly increase signal generator RF output level until squelch voltage level of approximately 15 Vdc for earlier configuration or 8 Vdc for later configuration is obtained.
2. Note the signal generator output should be at desired level. If not, return to step $j$.
m. Disconnect the signal generator and replace the connector between the ANTENNA and RECEIVER INPUT jacks on the front panel of the receiver.

3-15. OPERATING TWO RECEIVERS FROM THE SAME ANTENNA.
3.16. When it is desired to operate two receivers from a common antenna proceed as follows:
a. Tune the two receivers using the tuning procedure indicated in Paragraph 3-11 or Paragraph 3-12. The frequencies of the two ceceivers must be separated by 1.0 MHz or more if they are VHF receivers and 3.0 MHz or more if they are UHF receivers.
b. Connect the two recelvers as shown in Figure 3-4. The proper length of cable between the two receivers must be used. The cable length is determined by the frequency of the primary receiver (See Figure 3-4). See Figure 3-5 or 3-6 for the proper cable length. Where more than one length is given either may be used. At the higher frequencies cable lengths become more critical for optimum receiver performance. Length is to be measured to the end of the center pin of the coaxial line. Total length should include any adapters used when the cable is not terminated with Type N connectors.

## NOTE

Approximately 2.5 "dB degradation in sensitivity will be experienced.with two receivers connected for operation from a common antenna.

3-17. COLLOCATION REQUIRENENTS. The VHF receiver or the UHF receiver shall not have the signal-plus-noise-tonoise ( $S+N / N$ ) ratio degraded to less than 8 dB for a 3 microvolt desired when operated near transmitter as follows:
a. Isolation (transmitter antenna port to receiver antenna port).
b. Transmitter-receiver minimum frequency separation.

| Condition | VHF | UHF |
| :---: | :---: | :---: |
| $a$ (see above) | 30 dB | 24 dB |
| $b$ (see above) | $\pm 3 \mathrm{MHz}^{\prime}$ | $\pm 7 \mathrm{MHz}$ |

3-17A. STOPPING PROCEDURE. To turn off either of the receivers. place the POWER ON-OFF switch on the receiver front panel to the OFF position. This completely deactivates the receiver.


Figure 3-4. Connection For Two Receivers Operating From Common Antenna


Figure 3-5. VHF Interconnecting Cable Length Vs Frequency


Figure 3-6. UHF Interconnecting Cable Length
Vs Frequency

3-17B. G3 OSCILLATOR TUNING PROCEDURE.

## NOTE

For Army use only.

3-17C. When the oscillator module A1 (G3) is used, final tuning of the oscillator is required. See paragraph 3-17C.

3-17D. Care must be exercised when tuning at the extremes of the band (less than 65 mhz and greater than 80 mhz crystal frequency) to assure that the proper peak is used for maximum frequency accuracy. When tuning at the band edges two peaks are observable because the tuning capacitors have an adjustment range of $360^{\circ}$ and two points exist that have the same capacitance. At the extreme low band edge, the capacitance is almost at maximum and with clockwise rotation has its capacitance decreasing. The OSC and BUF adjustments are made for maximum meter indication with the tuning capacitance decreasing. To assure proper starting position of the capacitor for frequencies less than 65 mhz and greater than 80 mhz the OSC and BUF controls are adjusted in the CW and CCW direction to observe the presence of two peaks. The peak closest to the center scale frequency marking of 75 is the correct peak. Perform initial tuning in accordance with paragraph 3.11.c through 3.11.k.
a. Carefully adjust OSC apd BUF controls for a maximum reading. Care must be exercised to achieve the maximum peak observable. Note the peak reading obtained.
b. Detune the OSC control in the CCW direction then carefully adjust it in the CW direction to precisely the initial peak reading observed in step (a).
c. Detune the BUF control in the CCW direction then carefully adjust it in the CW direction to precisely the initial peak reading observed in step) (a).
d. Repeat step (b). This completes tuning. If the meter reading obtainable when retuning either the OSC or BUF control is greater than or less than that reading obtained in 3.17 Da , start over with 3.17Da.
(Go to note preceding paragraph 3-11.ak (UHF) or preceding paragraph 3.12.ak (VHF) and continue with the procedure.)

3-17E. OSCILLATOR-MULTIPLIER TUNING PROCEDURE.
a. Using a screwdriver, position the dots on the oscillatormultiplier module to line up with the frequency markings equivalent to 5X the crystal frequency. Position the dots on the mixer multiplier module to line up with the operating frequency markings. Refer to Figure 3-2 (UHF) or Figure 3-3 (VHF) for setting the tunable filter IN and OUT controls and carefully adjust each as indicated.
b. Set a VTVM to the 1.0 vdc scale and connect between GROUND and LO test point.
c. On the oscillator-multiplier module adjust the OSC control for maximum voltmeter indication.
d. On the oscillator-multiplier module adjust the BUF control for maximum voltmeter indication.
e. On the oscillator-multiplicr module, adjust the AMPL control for maximum voltmeter indication.
f. Carefully readjust the OSC, BUF and AMPL controls alternating between the three until the maximum voltmeter reading is indicated.

## NOTE

It is possible to tune the oscillator to the wrong mechanical overtone of the crystal. To verify that this has not been done, check that the final adjustment achieved for maximum output is close to the desired frequency marking.

## 3-17F. FREQUENCY FINE TUNE.

a. Connect a frequency counter to J1 on the front of the oscillator-multiplier unit (output signal level is approx +13 dBm).
b. With a small screwdriver or adjustment tool, adjust the FREQ ADJ control to pull the oscillator to the desired frequency.
c. Return to paragraph 3-11 for continuation of the UHF receiver tuning procedure or paragraph 3-12 for continuation of the VHF receiver tuning procedure.

## SECTION III

## EMERGENCY OPERATION

## 3-18. GENERAL.

3-19. Emergency operation of the UHF or VHF receiver is limited to three conditions.
a. Crystal not available.
b. AC power failure.
c. Frequency synthesizer unserviceable.

3-20. CRYSTAL NOT AVAILABLE. There are two configurations of the crystal controlled oscillator (8004290G1, G2) and (8004290G3) that require different type connegtions when they are used.

## NOTE

A type CR-75 crystal may be used for emergency operations, however, it may not meet the $\pm 0.001 \%$ frequency accuracy requirements.
3-20A. Crystal-controlled Oscillator (8004290G1, G2). If a crystal to provide the desired operating frequency is not available, perform the following:
a. Remove crystal from holder and reinstall holder in oscillator module to maintain oven temperature.
b. Connect output of an external If generator set to cw (HP608 or equivalent) to J1 on the oscillator module. See table 3-2 to determine setting of rf generator frequency for proper channel operating frequency.
c. Adjust external rf generator for an output to provide from 125 to 175 mv rms when terminated with a $50 \mathrm{ohm} \pm 2$-ohm impedance.

## NOTE

RF generator must be a stable frequency source $\pm 0.001 \%$ to assure optimum receiver performance. Continued monitoring for frequency accuracy is required.
d. Proceed with normal tuning procedures (paragraph 3-8).
3-20B. Crystal-Controlled Oscillator (8004290G3). If a crystal to provide the desired operating frequency is not available, perform the following.
a. Place AC POWER ON-OFF switch to the OFF position.
b. Remove receiver top cover.
c. Disconnect oscillator cable (P2) from mixer/ multiplier module.
d. Remove oscillator cable (P3) from its stowage clip at rear of module and connect it to the mixer/multiplier connector (J1).
e. Secure oscillator P2 cable in stowage clip.
f. Replace receiver top cover.
g. Remove crystal from holder and reinstall holder in oscillator module to maintain oven temperature.
h. Connect output of an external rf generator set to cw (HP608 or equivalent) and to proper crystal frequency to J1 on the oscillator module. See table 3-2 to determine setting of rf generator frequency for proper channel operating frequency.
i. Adjust external rf generator for an output of from 0.5 to 1.0 volt rms when terminated with a 50 -ohm $\pm 2$-ohms impedance.

## NOTE

RF generator must be a stable frequency source, $\pm 0.001 \%$ to assure optimum receiver performance. Continued monitoring for frequency accuracy is required.
j. Proceed with normal tuning procedures (paragraph 3-8).

## 3-20C. EXTERNAL FREQUENCY CONTROL

 (OSCILLATOR-MULTIPLIER)3-20D. Provision is made to inject an externally generated frequency should a crystal of the desired frequency not be available.
a. Remove all power from the receiver or exciter containing the oscillator-multiplier module.
b. Remove crystal holder from oscillator-multiplier module observing caution noted in paragraph 3-8.
c. Connect the output of an rf generator at approximately +13 dbm level to J 1 on the front panel of the oscillator-multiplier module. This injected frequency must be 5 times the frequency of the crystal frequency determined by previous instructions.
d. Tuning is accomplished by peaking the AMPL control, then checking the BUF and OSC controls. A dip may appear when tuning the BUF control. The dip is not wanted and this control must be tuned to peak along with the OSC control.
3-21. AC POWER FAILURE. If a 24 -volt battery is already properly connected to the receiver and an ac power failure occurs, switchover to the battery is automatic. If a battery is not connected, proceed as follows:
a. Place receiver POWER ON-OFF switch to OFF.
b. Connect 24 volt battery to rear panel connector J2, positive terminal to pin A and negative terminal to pin B or H .
c. Place receiver POWER ON-OFF switch to ON. A 100 AH battery will provide power for approximately 100 hours to one receiver.

3-22. Unserviceable Frequency Synthesizer. In the event of a frequency synthesizer failure, the receiver can be operated using an external oscillator, proceed as follows:
a. Disconnect coaxial cable A1P2 from the input to the multiplier A2J1.
b. Set external oscillator (AN/USM-323 or equivalent) to the frequency of the synthesizer being substituted. Set level to $+12 \mathrm{dbm} \pm 1 \mathrm{dbm}$ (reference paragraph $4-27 \mathrm{H}$ ) and connect to A2J1.
c. Tune the receiver as prescribed in paragraph 3-8.

## CHAPTER 4

## PRINCIPLES OF OPERATION

4.1. INTRODUCTION. This chapter provides information on the principles of operation of the VHF receiver and the UHF receiver. The chapter is divided into three sections. Section $\downarrow$ describes the principles of operation of the receivers to a functional block diagram level. Section 11 discusses the principles of operation of
the receivers based on the functional operation of the electronic circuits. For basic circuil principles of operation refer to T.O. 31-1-141. Section III describes the functional operation of the mechanical assemblies of the receivers.

## SECTION I

## FUNCTIONAL SYSTEM OPERATION

## 4-2. GENERAL.

4-3. The VHF receiver and the UHF receiver are identical except for their frequency determining characteristics. These functions and those functions common to both are described to a functional system block diagram level in this section.

## 44. FUNCTIONAL DESCRIPTION.

4-5. The VHF receiver and the UHF receiver are single conversion, erystal controlled superheterodynes. (See figure 4-1.) The receivers are identical in plyysical configuration but different electrically in the antenna coupler, the tunable filter, and the mixer-multiplier modules.

4-6. The antenna input is fed to the antenna coupler which provides the capability of operating two receivers from a single antenna. The tunable filter provides preselection on the operating frequency. The local oscillator is crystal controlled in a temperature controlled oven. The mixer-multiplier stage doubles (VHF) or quadruples (UHF) the local oscillator frequency and heterodynes the resultant signal with the received signal to produce a 20.6 mhz intermediate frequency. The mixer-multiplier output is fed to a buffer amplifier stage which provides isolation and impedance matching for the crystal filter, or to a noise limiter stage (see paragraphs 4-10, 4-46 and 4-49).

4-7. The signal from the noise limiter or buffer amplifier is fed to a 20.6 mhz . crystal filter which establishes the receiver selectivity. Four stages of intermediate frequency amplification follow the crystal filter providing a minimum of 94 db gain. After detection, the signal is fed to the audio frequency preanolifier where it is amolified and a dual output is fed to the audio amplifier for further amplification providing 100 mw of audio output to the phone jack and 100 mw of audio output to the main
audio output for remote speaker operation. Automatic gain control is obtained by sampling the detected carrier level voltage, amplifying it and applying this voltage to the mixer multiplier and if amplifier. The age voltage is also fed to the squelch stage to quiet the receiver in the absence of a received signal.

4-8. The receiver power supply converts the 47 to 420 hz ac primary power to regulated and unregulated dc voltages to operate the receiver circuits. When the ac primary input is interrupted, automatic switchover is accomplished to a de input from an external source.

## 4-9. OPTIONAL CAPABILITIES.

4-10. A number of options to the basic receiver configuration are available. First, for installations where radar pulse interference is objectionable, the buffer amplifier (A5) may be replaced by a noise limiter which blanks radar type pulses. Sccond, the 20.6 mhz crystal filter (FL-1), used for 50 khz channel spacing may be exchanged for a narrow bandwidth unit intended for 25 khz channel spacing. Third, the normal 20.6 mhz crystal filter (FL-1) may be exchanged for a wide bandwidth unit. This makes the receiver compatible with the TSEC/KY-8, -28 , and -38 Specch Sccurity Equipment. Fourth, with the low frequency response modules, preamplifier AGC/squelch module 8008586 G 2 and IF amplificr module 8004247 G 2 and the crystal filter used for 50 khz channel spacing, the receivers is compatible with the TSEC/KY-57 operated in the baseband mode. Using the third or fourth options, wideband receiver output is obtained at J2-G on the receiver rear apron. Note that the normal and 25 khz crystal filters may be used with either the noise limiter or the buffer amplifier modules in place. However, for secure voice operation, the noise limiter option must not be used. Firth, an oscillator-synthesizer module is available which is directly interchangeable with and replaces the crystal oscillator module. This module provides for direct dialing of the mixer multiplier input frequency. The AGC/Squelch module (P/N 8004239G1) may be replaced by the optional AGC/Squelch module (P/N $8008586 \mathrm{G1}$ ); however a MIJI (Meaconing Intrusion Jamming Interference) report must be submitted IAW AFM 100-31 to the following: 1842EEG/EEIM Scout AFB, II or 1839EI Gp/EPE, Kcesler AFB, MS. Approval must be granted by one of the above prior to submitting a requisition to the Depot.

## SECTION 11

## FUNCTIONAL OPERATION OF ELECTRONIC CIRCUITS

411. 

## GENERAL.

4-12. This section provides a discussion of the circuits comprising the VHF and UHF receivers. The discussion follows a logical operational or signal flow and is presented in the same functional sequence as in the preceding section.

## 4-13. ANTENNA COUPLER (VHF) A7.

4-14. The antenna coupler allows two VHF receivers 10 operate from the same antenna. Connector A7J2 on the rear apron of the receiver allows coupling to a second VHF receiner input. The reduced sensitivity to each receiser when the two are operated with a frequency separation of 1 mhz or greater will be a maximum of 2.5 dh When not used the second receiver output from the antema coupler must be covered with the chained horting cap on the receiver rear panel.

4-15. ANTENNA COUPLER (UHF) A7.
4-16. The antenna coupler allows two UHF receivers to operate from the same antema. Connector A 752 on the rear apron of the receiver allows coupling to a second UHF receiver input. The reduced sensitivity to each receiver when the two are operated with a frequency separation of 3 mhz or greater will be a maximum of 2.5 db. When not used, the second receiver output from the antenna coupler must be covered with the chained shorting cap on the receiver rear panel.

### 4.17. TUNABLE FILTER (VHF) FL2.

4-18. The VHF tunable filter consists of two tuned cavity sections. Each section is tunable over a frequency range of from 116 to 150 mh . by adjusting its variable capacitor. Internal coupling is provided between the input and output sections. Insertion loss for the filter is a maximum of 5.5 db .


Figure 4-1. Functional Block Diagram VHF/UHF Receiver

### 4.19. TUNABLE FILTER (UHF) FL.2.

4.20. The UHF tunable filter consists of two tunced cavity sections. Each section is tunable over a frequency range of from 225 to 400 mhz by adjusting its variable capacitor. Internal coupling is provided between the input and output sections. Insertion loss for the filte: is a masimum of 5.5 db .

## 4-21. OSCILLATOR MODULE A1 (G1. G2).

4.22: The oscillator modute consists of a crystal controlled oscillator stage, a buffer amplifier stage, and an oven with associated heaters and temperature control circuitry. Sege figures 6.1 and 6.2 .
4.23. CRYSTAL OSCILLATOR. The oscillator stige Q1 has its base voltage held at a constant value by a voltage divider consisting of $R 1$ and $R 2$. Crystal Y 1 is coupled to the emitter by C4 and to a tap on L2 by C6. C6 and R5 control the drive level to Y1 and also isolate it from inductive and capacitive effects of the driving circuitry. The coupling network C4 and R4 also tends to isolate the crystal. Variable capacitor C3 is tunable for resonance at the crystal frequency.

4-24. BUFFER AMPLIFIER. The oscillator stage output, from a tap on L2, is coupled through C7 to the base of buffer amplifier Q2. This stage is adjusted for resonance at the crystal frequency by variable capacitor C.13. The output. from a tap on L4, is coupled through C10 and a matching pad consisting of R10 and R11 to coaxial connector P2. The signal at the junction of C10 and R10 is detected by CRI and applied to the receiver front panel major test point LO. The signal is filtered by pi filter C11, L5, and C12 and becomes a positive voltage whose level is proportional to the oscillatur output. Power supply decoupling is performed by C1, L1, C5. L3, C8, R23 and C14.
4.25. OVEN. A proportional temperature control system is utilized in the oven. The oven is maintained at a near constant remperature ( 75 degrees $C \pm 5$ degrecs) b? heaters HRI and HR2 and associated sensing and control circuitry. Power for the heaters is supplied by the unregulated outpur ( 22 to 39 volts dc) from the power supply module. The 22 to 39 volts is dropped through R12 and regulated at +6.2 volts at the cathode of zener diode VR1. Regulation is required at this point to allow the temperature sensing circuit to operate from a source voltage which has such a wide variation. The +6.2 volts is applied across a voltage divider made up of thennistors RTI: RT2, RT3 and potentiometer R16. R16 is used to control the oven temperature. The wiper of R16. is connected to the base of common-emitter amplifier stage Q3. The thermistors form a temperature sensing circuit.

The voltage across R16 increases as the temperatiore in the crystal oven increases.
4.26 At power turn-on, the erstal oven will be alt room temperature. The resistance of RT1, RT2, and RT3 will be high and very little voltage will be picked off of R16. Q3 will then be in the cutoff region. The base drise of Q4 is controlled by R14, Q5 and R15. As the wen approaches the operating temperature, more and more voltage is applied to the base of Q3 which, driven into conduction. shunts a portion of the base drive current fir Q4 to ground. This reduces the conduction of $Q 4$ and current flow through heaters HR1 and HR2. Zener diode VR2 clamps the collector voltage of Q5 to a constant level as the 22 to 39 volt drive changes. Q5 and R19 throtgh R22 hold the power dissipation in HR 1 and HR2 constant, as the 22 to 39 vde level changes, by commolling the base drive of Q4. The low voltage side of the heater, is brought out to the front panel major test point 1.0 OVEN.

### 4.27. EXTERNAL OSCILLATOR INPUT An evtermal

 oscillator may be used in lieu of a crystal. The crssal must then be removed from the circuit and the external oscillator having an output of from 125 m to 1.7 m rms when terminated in a $50 \mathrm{ohm} \pm 2$ ohm impedance connected to conxial comector JI. The extemal oscillator must be adjusted to the proper frequency to serve an a local oscillator. C3 and C13 are adjusted for peat output just as they were when using a crystal.
## 427A. OSCILLATOR MODULE A1 (G3).

427B. The oscillator module (G3) consists of a crystal controlled oscillator stage, a buffer amplifier stage, and an oven with associated heaters and temperarure control circuitry. See figure 6.2A.

4-27C. CRYSTAL OSCILLATOR. The oxcillator stage Q1 has its base voltage held at a constant value by a soltage divider consisting of R1 and R2. Crystal Y1 is coupled to the emitter by $\mathrm{C4}$ and to a tap on L2 by phase netuork 21.21 controls the phase and magnitude of the drive level to $\mathrm{Y} 1 . \mathrm{Z1}$ and R 5 isolate Y 1 from inductive and capactive effects of the driving circuitry. The coupling network C 4 and R 4 also tend to isolate the crystal from the transistor. Variable capacitor C3 is tunable for resonance at the crystal frequency. Pouer supply decoupling is provided by C1, L1, C20, C14 and R23.
4-27D. BUFFER AMPLIFIER. The oscillator tage output, from a tap on $L 2$ is coupled through C7 io the baw of buffer amplifier Q2. This stage is adjusted for resonather at the crystal frequency by variable capacitor C13. The outpur from a tap on L4 is coupled through C10 and a matching pad consisting of R10 and R11 to coaxial connector P? The signal at the junction of C 10 and R 10 is detected by CRI and applied to the receiver front panel tese point LO. The signal ifiltered by pi filter C11. L5, and C12 and becomes a positive
voltage whose level is proportional to the oscillator output. Power supply decoupling is performed by C8, L3 and C5.

4-27E. OVEN. A portional temperature control system is utilized in the oven. The oven is maintained at a near constant temperature ( 75 degrees $\mathbf{C} \pm 5$ degrees) by heaters HRI and HR 2, and associated sensing and control circuitry. Power for the heaters is supplied by the unregulated output ( 22 to 39 volts dc) from the power supply module. R28 is the load resistor for the metering circuit and R25 is the multiplier resistor that furnishes the proper level for the LO OVEN front panel major test point. L6 and C19 furnish decoupling to the oven metering line. The regulated voltage is fumished to the resistance bridge of R13, R16, R14, R19 and RT1. Resistor R12 and R15 establish the dc operating voltage of the operational amplifier AR1. Potentiometer R16 is used to control the oven temperature and is adjusted for a temperature of 75 degrees $\mathrm{C} \pm 5$ degrees. With this adjustment the bridge is balanced and pin 2 and 3 of AR 1 are at the same voltage. At power turn on, the oven is at room temperature. The resistance of RT1 will be high which will cause pin 3 of AR 1 to be low and output of AR1 low. Transistor Q3 will be turned on by base drive through R29, R20 and VRI. With this conduction the collector current of Q3 furnishes base drive to Q4. Q4 is turned on and furnishes collector current through the heater elements HR 1, HR 2 from the unregulated voltage through R28. The voltage across $R 28$ is furnished to the front panel for LO OVEN metering test point. R30 is to minimize thermal runaway resulting from Q4 operating at high temperature. As the oven approaches the operating temperature, the resistance of RT1 decreases to raise the voltage at Pin 3 of AR1 which raises the output voltage of AR1 to decrease drive to Q3 and Q4 which reduces heater current. At the operating temperature the output of AR 1 is high so that Q3 is almost turned off which reduces base drive to Q4 and reduces the heater current to almost zero. VR 1 maures that Q3 is turned off when heater current is not required as in the case when ambient temperatures exceed the oven temperature.

4-27F. EXTERNAL OSCILLATOR INPUT. An external oscillator may be used in lieu of a crystal. Remove receiver cover. Disconnect cable P2 of the oscillator module from the mixer/multiplier module. Remove oscillator cable P3 from its stowage clip at rear of oscillator module and connect it to the mixer/multiplier module connector J1. Secure cable P2 in stowage clip. The crystal must then be removed from the circuit and the extermal oscillator output connected to coaxial connector JI. The external oscillator must be adjusted to the proper frequency to serve as a local oscillator with a power level input between +7 to +13 dbm .

## 4-27G. OSCILLATOR-SYNTHESIZER A1

4-27H. GENERAL. The oscillator-synthesizer generates selectable stable frequencies by a voltage-tuned oscillator. The selected oscillator output frequency is fed to a prescaler counter which divides the frequency by 4 and feeds it to a variable counter. The variable counter further divides the frequency by a ratio of 9000 to 15,999 as determined by the settings of the frequency select
thumbwheels. The division ratio of the counter is such that when the voltage-tuned oscillator is generating the correct frequency, the output of the variable counter is 1.5625 khz. This output signal is fed to a phase detector and compared with a 1.5625 khz reference signal. The 1.5625 khz reference signal is derived from a precision crystal-controlled oscillator and a digital fixed-frequency divider counter. The phase difference between these two signals determines the dec voltage which controls the voltage-tuned oscillator such that phase lock with the reference oscillator is maintained. The nominal output level of the oscillator is $+14 \mathrm{dbm} \pm 3 \mathrm{dbm}$. Figure $6-2 \mathrm{~B}$ is a block diagram of the synthesizer.

4-27I. REFERENCE GENERATOR. The reference generator contains a temperature compensated crystal oscillator which provides a 3.2 mhz signal. Temperature stability is obtained without the use of an oven. A screwdriver trimmer adjustment is provided in the side of the crystal housing, covered by a removable, reusable sealed access cover. This cover is behind the hole plug located on the front of the synthesizer below the thumbwheel switches. The oscillator operates from the +20 vdc regulated. It is followed by an integrated circuit divider with straight-binary division by 2048, which operates from the +5 vdc regulated. The output from the reference generator is a square wave approximately 5 volts peak-to-peak, which is coupled to the phase comparator input. This is a solder sealed module and should not be serviced except by the manufacturer.
4-27\%. DIVIDER/CONTROL. This board determines the output frequency. The board contains a prescaler (divide by 4) and a variable counter with its associated frequency selection switches. The if sample from the rf generator board is fed through attenuator R15 and R16. C5 is a d-c block which couples the of to the base of amplifier Q4. This device places the rf at a dc level of about 3.2 volts by virtue of bias resistors R17 and R18 which is the optimum input level for U8. U8 is an emitter-coupled logic dual-D flip-flop which is hooked up to divide the input rf signal ( 56.25 mhz to 99.99375 mhz ) by 4 . The output of U8 is fed to an emitter coupled pair Q1 and Q2. This circuit amplifies the output of U8 and shifts the signal level to that of TTL (transistor-transistor logic). Q3 is used as a saturating switch which drives the first logic gate.
$4-27 \mathrm{~K}$. The variable counter number (divide by N ), is essentially a chain of programmable counters constructed entirely with monolithic integrated circuits. The division ratio N ranges from 9000 to 15,999 and is programmed by generating binary logic levels with the 4 -digit frequency selector thumbwheel switches. The first 3 switches are inverted "nines". complement binary coded decimal (bcd). Switch S4 is hexadecimal code which programs U5 (divide by 16). S1, S2, and S3 program U2, U3, and U4 respectively, which are divide by 10 counters. Assuming the thumbwheels are set to 99.993 this means all switches are made placing a "low" on all the inputs, so the division ratio is 15,999 .Thus the signal is coupled through the NAND gate (U7) following Q3 and into U5. This divides the input
24.9984375 M BITS/SEC pulse train by 16. The output of $U 5$ drives the input of $U 4$ which divides by 10 . This signal then drives U3, which drives U2, each of which divide by 10 . When the counter reaches 99.99375 (by dial), and 15,997 pulses have been counted, the inputs to the U1 AND gates (6-16) are all high, which enables a 3 input AND gate of U6 (pin 3, 4 and 5). On the 15,998 th pulse, U6 changes state, which resets U2, U3, U4, and U5 and activates U7 pulse stretcher, which generates a negative 1.5625 kHz sample pulse (approximately 10 microseconds) at E3. The NAND gate of U7 (pins 1 through 6) and C4 and R14 are used to generate and shape a pulse whenever the signal at U7-1 undergoes a negative transition. The 15,999 th pulse occurs at the same time the reset pulse is present at pin 1 of U2, J3, U4, and U5. Therefore, this 15,999 th pulse has no effect and the counter remains in the reset condition: The next clock pulse after 15,999 starts a new count. It is important to note that the sample pulse at E3 occurs always on the 15,999 th pulse and a new count always starts after the 15,999 th pulse.

4-27L. If the thumbwheels are set to numbers other than 99.993 the inputs to the divider counters are made high through the switch. $\mathbf{Z 1}$ is a resistor network consisting of 15 each 4.7 K ohm pull-up resistors with one lead common to pin $16(\mathrm{~B}+)$. No change will occur until the data strobe drops to a logic zero (Q of U6 upon full count). At that time the data on the inputs will be transferred to their associated counters and the count will take up from there on the next clock pulse. Under these conditions, the count required will be shortened by the amount of the preset inputs.
427M. RF GENERATOR. The if generator provides the output signal of the synthesizer, as well as driving the divider control prescaler. The printed wiring board contains the oscillator, limit controls for the oscillator, a buffer amplifier, a final amplifier, and a voltage regulator. The oscillator is basically a voltage-tuned Hartley circuit, with L2, CR1 and CR2 the tank. CR1 and CR2 are voltage variable capacitors (varactor diodes) whose capacity is dependent on the amount of reverse voltage. This control voltage is obtained from the output of the phase comparator, and is coupled through R29 and R3, with C22 used as a bypass. Q1 is a high-frequency field-effect transistor, with R1, R2, R35, R36 and R37 providing bias and feedback. C2, C3, C7, C26 and C27 are all bypass capacitors, and C5 and C25 are blocking capacitors. L1 is an autotransformer and is used to couple the signal out to the buffer amplifier Q2, through R4, C4 and C28.
$4-27 \mathrm{~N} . \mathrm{R} 10$ is a d-c feedback resistor, and R9 is the collector load. L3, C11, L4 and C12 are low-pass filter sections to reduce the second harmonic, with C8, C9 and C23 used as bypasses. L5 is an autotransformer and couples the signal into a signal splitter L6. R11, R12, and R13 are used to attenuase the signal which goes back to the divider control. L7, C16 and R15 match the input impedance of Q3, the final amplifier. R18 is the d-c feedback with R17
the collector load. L8, C17, L9 and C18 are two low-pass filter sections to reduce harmonics, with C10, C15 and C24 bypasses. L 10 is an autotransfomer which couples the signal to C19, a dec block. R19, R20 and R21 are used to attenuate the signal to provide isolation from loading effects of the synthesizer output. R22, CR3, C20, R23, C21, and R24 form an r-f detector which indicates the presence of rf on the receiver front panel LO test point.

4-270. U1 is a transistor array of two individual transistors and two transistors intertally connected as a Darlingtun circuit. U1 is used as a voltage regulator, with VR1 the zener reference. Q4 and Q5 are used to limit the control line voltage to the oscillator. They are turned on by S1 on the divider control. This switch has binary coded decimal outputs and depends on the frequency selected by the first thumbwheel switch. Either or both Q4 and Q5 may be turned on. When either is turned on, a voltage limit is developed across the precision resistors which are coupled to the control line. This voltage over-rides the control voltage from the phase comparator and limits the oscillator range. This prevents the synthesizer from locking falsely or a harmonic.

4-27P. PHASE COMPARATOR. The phase comparator converts the difference between the phase of the variable counter and the reference generator to an error voltage. Note that the frequency of these two signals is the same, but they differ in phase. Q3 is a voltage regulator of the capacitor multiplier type. C9 and. R13 are filters for the regulated 18 to 20 vdc input supply. VR1 is the zener diode which provides the reference voltage. C7 and C8 are bypass capacitors for VR1, with R11 and R12 the bias for Q3. C5, C6, and R9 are filters for the regulated output of Q3. R28 is a decoupling component to further filter the input voltage to the reference generator. $\mathbf{R 2 7}$ is the current limit for VR2, which is the zener diode voltage reference for the 5 volt supply to the reference generator. Q1 is a switch for the square wave from the reference generator. R1, R2 and C1 differentiate the leading edge of the incoming square wave to cause a quick turn on of Q1. This drives the ramp generator Q2. When Q1 conducts, it discharges C2 and C3, and pulls the base and emitter of Q2 toward ground. After Q1 turns off, C2, C3, R4, and R5 are used as an RC time constant to create a ramp. Since Q2 is an emitter follower, the output is bootstrapped back to the base to increase the ramp. $R 7$ is used to linearize the ramp. R6 and $R 8$ are bias resistors for Q2.

4-27Q. Q5 is a switch for the negative pulse from the divider control circuit which is differentiated by C10 and R15. R14 and R16 are bias resistors. C11 and R17 couple the leading edge of the signal to the gate of Q6 while also providing a high impedance. The ramp generator output is applied to the source of Q 6 and is a varying dc voltage. When the sample pulse from the divider control is applied, Q6 conducts the d-c level that is on the source at that particular instant and this d-c level is stored on C12. This level is held until the next sample pulse. Thus the circuit "samples" the d-c level of the ramp, and "holds" it. This
"hold" voltage is a continuous voltage that is proportional to the phase difference of the two input signals. During search mode (before phase lock occurs), CR1 or CR2 conduct because there is greater than 0.6 volt across them. After phase lock occurs, the voltage differential is low and R25 provides isolation for any noise that might be present. U1 is a high input impedance operational amplifier which is used as a d-c level shifter to provide the proper d-c level for the voltage-tuned oscillator. It has almost unity gain, with R19 and R26 providing the nominal operating level. R21, C14, R22, C15, R23, C16, R24 and C18 form a multi-section low-pass filter which is used to remove any undesired a-c signal from the control voltage to the voltage-tuned oscillator. During search mode, most of the filter is bypassed by L1 and CR2 or CR3, which conduct when the voltage differential is greater than 0.6 volt.

4-27R. SWITCHING REGULATOR. This printed wiring board consists of an input filter, a power switch driver, and an output filter. The input filter, is C1, C2 and L3. U1 is the switch driver, with R3 used as a short circuit protector. R4, R5, and R6 is a voltage divider string. L 1 is an inductor which filters the dc pulses from the power switch. Operation consists of U1 being turned on by the feedback sensor after it drops to a sufficiently low value. It is an operational amplifier with its own internal reference diode. It operates as a switch and is either on or off. It drives an integrated circuit mounted on the back of the synthesizer which is a power switch. This switch conducts the unregulated de for short pulses, operating at 40 khz switching frequency. C4, C5, and L2 form an additional filter to smooth the 5 volts.

## 4-27S. OSCILLATOR-MULTIPLIER A1 (G1).

4-27T. GENERAL. The oscillator multiplier module consists of a crystal controlled oscillator and multiplier stage, a buffer amplifier stage and an output amplifier stage that provides the necessary drive signal to the mixer multiplier. Thé oscillator-multiplier requires a fundamental mode crystal operating in the frequency range of 11.25 mhz to 99.987500 mhz . (See Tuning Procedure paragraphs 3-10A and 3-10B for crystal frequency selection). The output frequency from the module is five times (X5) the crystal frequency. Figure 6.2 C is a schematic of the oscillator-multiplier module.

4-27U. OSCILLATOR-MULTIPLIER. The oscillator stage $Q_{1}$ is a modified Colpitts type crystal oscillator circuit, with base bias voltage held constant by the voltage divider consisting of $\mathrm{R}_{3}$ and $\mathrm{R}_{4}$. Crystal Y 1 operates in an antiresonant mode, with the parallel capacitors $\mathrm{C} 25, \mathrm{C} 2$ and C3 controlling the operating frequency. C3 is the frequency adjust capacitor on the front panel of the oscillator multiplier, C25 is an internal adjustment set at the factory so that the output frequency is proper with C3 adjusted to mid range. This allows for plus or minus front panel adjustment of frequency for crystal having an initial error up to $\pm 25$ parts per million (ppm). Capacitor C4 and C5 provide the oscillator feedback divider, with $R_{1}$ the transistor emitter resistor. The collector circuit of Q1 is
tuned to the fifth harmonic of the oscillator, with the resonant circuit consisting of $\mathrm{L}_{2}$ in parallel with C 10 and C11, with C10 the front panel tuned element. The de input for Q1 consists of a 12 volt regulator circuit with zener diode VR1 providing the regulator action, and R6, R1, C6 and C7 providing the necessary filtering and decoupling to isolate the oscillator stage. Resistor $\mathbf{R 2}$ serves as the collector current limiting resistor, and C8 serves as the RF decoupling capacitor for the tunedcollector circuit. Resistor R7 and capacitor C9 provide loose coupling to the Hi Q tuned filter consisting of LA in parallel with C15 and front panel tuned C16. This Hi Q filter circuit aids in eliminating the unwanted harmonics, and allows the fifth oscillator harmonic to pass when properly tuned.

427V. BUFFER AMPLIFIER. Transistor Q2 serves as a buffer emitter follower stage, with its high input resistance providing a minimum loading to the tuned circuit of $L A$, C15 and C16. Resistor R8 and capacitor C17 couple the filtered fifth harmonic to the base of emitter-follower Q2, R9 and R10 are bias resistors for Q2, and R11 serves as the output emitter resistor.

4-27W. OUTPUT AMPLIFIER. Transistor stage Q3 serves as the rf output stage from the oscillator multiplier. The signal is coupled to the base of Q3 through parasitic suppressor resistor R14. Emitter resistors R15 and R16 provide emitter biasing, with R15 serving as an emitter degenerating resistor to protect aginst gain variations of this amplifier due to transistor gain variations. C22 serves as emitter bypass capacitor. The collector of the rf tuned circuit consists of L3, C20 and front panel tuned C21. This stage is likewise tuned to the 5 th harmonic of the oscillator. The of output is coupled through C19 to a 2 db pad consisting of R18 and R19. The pad serves as a buffer between the output stage and the circuit to be driven, and additionally serves as a resistive drive source of approximately 50 ohms to the output coaxial cable and connector.

4-27X. METERING CIRCUIT. A tuning detector circuit consisting of R17, rectifier diode CR1, rf filter C24, L6, C23 and meter scaling resistors R12 and R13 provide a dc tuning indication to the transmitter or receiver oscillator test point.

4-27Y. The dc input for Q2 and Q3 is filtered and decoupled to provide $\mathrm{B}+$ isolation by components $\mathrm{C} 13, \mathrm{C} 12$, L1, C14 and L3. Capacitor C18 serves as the rf decoupling capacitor for the Q3 tuned collector circuit. J1, a BNC connector on the oscillator front panel, provides a frequency monitoring test point, for tuning frequency adjust capacitor C3 to the desired frequency accuracy.

4-272. EXTERNAL INPUT. Additionally, JI can be used as an external signal generator input if desired. Crystal Y1 should be removed however, and it is still necessary to adjust C16 and C21 front panel tuning adjustments and observe the oscillator test point to obtain maximum output. External drive level should be 1 to 2 volts rf rms input.

## 4-28. MIXER/MULTIPLIER (VHF) A2 (G1).

4.29. The VHF mixer/multiplier module consists of a temperature compensated and age controlled rf stage, a mixer stage, a local oscillator frequency doubler stage, and a buffer amplifier with a temperature compensated feedback stage. Optimum gain for the module is 12 to 14 db. See figure 6-3. The rf input from the antenna is coupled through C36 and C37 to a tap on L1. Resonance at the received frequency is achieved by adjusting variable capacitor C1. The signal from a tap on LI is coupled through C2 to gate 1 of dual-gate field effect transistor Q1. The source of Q1 is supplied through R7 and R8 from the cathode of zener diode VR1. The +3.3 volts established by the diode, is used to raise the source of Q1 sufficiently above ground so that the gates may be negatively biased relative to the source.
430. This voltage at gate 2 of Q1 is developed from the age input to the module. The agc input is divided by R1 and R2 and applied to the base of common emitter amplifier stage Q3. The agc input is also connected through LIS and PIN diode CR4 to the voltage divider R29 and R30. As the agc voltage level increases with increasing of signal level, the PIN diode is driven into conduction and thus attenuates incoming signals and prevents Q1 and Q2 from being overdriven. The collector of Q3 becomes less positive the input age level becomes more positive. This voltage is a bias voltage direct coupled to gate 2 of Q1 after being level changed by zener diode VR2 allowing the agc input to control the level of the rf signal through Q1. The output at the drain of Q1 is coupled through C7 to parallel tuned circuit L3 and C9. C9 is adjustable to peak up the signal at the received of frequency. The signal is then coupled through C10 to gate 1 of the dual-gate field effect transistor mixer stage Q2. The doubled crystal oscillator frequency is applied to gate 2 of Q2 and the intermediate frequency of 20.6 mhz is produced at the drain of Q2. Variable capacitor C41 is adjusted for maximum output at the IF signal. Impedance matching for the output circuit is provided by matching network L5, C18, C41 and C42. Temperature compensation is provided by thermistor RT3. and R36. The if signal is also detected by CR1 and applied through R15 to the receiver front panel major test point MIXER OUT as a positive voltage level.
431. The output from the oscillator module is coupled through C21 to the base of doubler stage Q4. This signal is 0.6 to 1.0 volt rms. Approximately a +0.6 volt bias voltage is applied through R31 to the base of Q4. C24 is adjusted to peak up the signal in the collector of Q4 at twice the signal frequency impressed upon the base. This doubled frequency is induced from $L 9$ into L10 and coupled through C25 to the emitter of buffer amplifier stage Q5. A feedback loop from Q6 establishes
the voltage level on the base of Q5 thereby controlling the emitter-base bias of Q5 stabilizing its output. C29 is adjustable to resonate at the frequency produced by the preceding doubler stage. This output is coupled through C33 and C11 to gate 2 of mixer stage Q2 as previously discussed. The output is also detected by CR3 and applied through a low pass pi filter and R27 to the base of Q6. R26 provides level control by controlling the feedbeck voltage to Q5: temperature compensation is provided by RT2. The detected and filtered output is also applied through R28 to the receiver front panel MULT test point.

## 432. MIXER/MULTIPLIER (VHF) A2 (G2).

433. The VHF mixer/multiplier module consists of a temperature compensated and agc controlled if stage a mixer stage, local oscillator frequency doubler stage. and a buffer amplifier with a temperature compensated feedback stage. Optimum gain for the module is 12 to 14 db. See figure 6-4. The of input from the antenna is coupled through C36 and C37 to a tap on L.1. Resonance at the received frequency is achieved by adjusting variable capacitor C1. The signal from a tap on LI is coupled through C2 to gate 1 of dual-gate field effect transistor Q1. The source of Q1 is supplied through R7 from the cathode of zener diode VR1. The +3.3 volts established by the diode, is used to raise the source of Q1 sufficiently above ground so that the gates may be negatively biased relative to the source.

4-34. The voltage at gate 2 of Q1 is developed from the age input to the module. The agc input is divided by R1 and R2 and applied to the base of common emitter amplifier stage Q3. The agc input is also connected through L15 and PIN diode CR4 to the voltage divider R29 and R30. As the agc voltage level increases with increasing rf signal level, the PIN diode is driven into conduction and thus attenuates incoming signals and prevents Q1 and Q2 from being overdriven. The collector of Q3 becomes less positive as the input age level becomes more positive. This voltage is a bias voltage direct coupled to gate 2 of Q1 after being level changed by zener diode VR2 allowing the age input to control the level of the of signal through Q1. The output at the drain of Q1 is coupled through R38 and C7 to paratlel tuned circuit L3 and C9. R38 is a parasitic suppression resistor. C9 is adjustable to peak up the signal at the received of frequency. The signal is then coupled through C 10 to gate 1 of the dual-gate field effect transistor mixer stage Q2. The doubled crystal oscillator frequency is applied to gate 2 of Q2 and the intermediate frequeticy of 20.6 mhz is produced at the drain of Q2. Variable capacitor C41 is adjusted for maximum output at the: if signal. Impedance matching for the output circuif is provided by matching network L5, C18.

C41, and C42. Temperature
compensation is provided by thermistor RT3 and R36. The if signal is also detected by CRI and applied through RIS to the receiver front panel major test point MIXER OUT as a positive voltage level.

4-35. The output from the oscillator module is coupled through C21 to the base of doubler stage Q4. This signal is 0.6 to 1.0 volt rms. Approximately a $\mathbf{+ 0 . 6}$ volt bias voltage is applied through R31 to the base of Q4. C24 is adjusted to peak up the signal in the collector of Q4 at iwice the signal frequency impressed upon the base. This doubled frequency is induced from $L 9$ into L10 and coupled through C25 to the emitter of buffer amplifier stage Q5. A feedback loop from Q6 establishes the voltage level on the base of Q5 thereby controlling the emitter-base bias of Q5 stabilizing its output. C29 is adjustable to resonate at the frequency produced by the preceding doubler stage. This output is coupled through C33 and C11 to gate 2 of mixer stage Q2 as previously discussed. The output is also detected by CR3 and applied through a low pass pi filter and R27 to the base of Q6. R26 provides level control by controlling the feedback voltage to Q5; temperature compensation is provided by RT2. The detected and filtered output is also applied through R28 to the receiver front panel MULT test point.
4.36. MIXER/MULTTIPLIER (UHF) A2 (G1).
4.37. The UHF mixer/multiplier module consists of an agc-controlled if stage, a mixer stage. a local oscillator frequency quadrupler stage, a buffer amplifier stage, an amplifier stage, a feedback amplifier stage and a series regulating stage for gain control. See figure 6-5. The rf input from the antenna is directly coupled to a tap on L10. The input tuned circuit consists of L10 and variable capacitor C30 which is peaked at the incoming rf frequency. The input of signal is coupled through C31 to gate 1 of the dual gate field effect transistor rf stage Q7. The source of Q7 is supplied through R23 and R24 from the cathode of zener diode VR 1 .

4-38. The voltage at gate 2 of $Q 7$ is developed by the voltage divider consisting of R28, VR2 and R27 and is supplied to gate 2 of Q7 through R21 and L18. The age input is connected through R18 to common emitter agc amplifier Q6. The age input is also comnected through L15 and PIN diode CR5 to voltage divider R38 and R39. As the age voltage level increases with increasing rf signal level. the PIN diode is driven into conduction and thus attenuates incoming signals and prevents Q7 and Q8 from being overdriven. As the age voltage increases, Q6 is driven harder into conduction and reduces the voltage supplied to gate 2 of Q7 by shunting VR2 and R27 in the voltage divider that provides bias for gate 2 of Q 7.

4-39. The output at the drain of $Q^{7}$ is coupled through C49 to parallel tuned circuit L12 and C35. C35 is adjustable to peah the signal at the received of frequency. The signal is then coupled through C54 to gate 1 of the dual-gate field effect transistor mixer stage Q8. The quadrupled crystal oscillator frequencyi is applied to gate 2 of Q 8 and the intermediate frequency of 20.6 mhz is produced at the drain of Q8. Variable capacitor C39 is adjusted for maximum if signal oultult. Impedance matching for the output circuit of Q8 is provided by matching network C38, C39. L13 and C40. Temperature compensation is provided by thermistor RT1 and R45. The if signal is also detected by CR4 and applied through R37 to the receiver front panel major test point MIXER OUT as a positive voltage level.

4-40. The output from the oscillator module is coupled through C1 to the base of quadrupler Q1. Bias for Q1 is supplied through R44 from the voltage divider R1 and R2. C12 is adjusted to peak the signal in the collector of Q1 at four times the frequency'applied to the base. The quadrupled frequency is coupled through C16 to the emitter of common base buffer amplifier Q2. C11 is adjusted to peak the signal at the collector of Q2 at four times the oscillator frequency. The signal is coupled through C17 to the base of amplifier Q3 C27 is adjusted to peah the signal at the collector of Q3 at four times the oscillator frequencs. The signal is coupled from the collector of Q3 through C23. C36 and L16 to gate 2 of Q8. The voltage at the collector of Q3 is also detected by CRI and applied through potentiometer R17 to the base of feedbach amplifier Q4 The collector voltage of Q4 in turn controls the bave to emitter bias for series regulator Q5. Q2 operates between cutoff and saturation. Q5 controls the output of Q2 by controlling the de supply voltage to Q2 and thus the operating point of Q2 The detected voltage from CRI is also applied to the front panel major test point MULT.

## 4-41. MIXER/MULTIPLIER (UHF) A2 (G2).

4-42. The UHF mixer/multiplier module consists of an agc-controlled of stage. a mixer stage, a local oscillator frequency quadrupler stage. a buffer amplifier stage, an amplifier stage. a feedback amplifier stage and a series regulating stage for gain control. See figure 6.6. The rf input from the antema is directly coupled to a tap on L10. The input tuned circuit consists of $L I 0$ and variable capacitor C30 which is peaked at the incoming rf irequency. The input if signal is coupled through C31 to gate 1 of the dual gate field effect transistor rf stage $Q 7$. The source of Q7 is supplied through $R 23$ from the cathode of zener diode VR1.

4-43. The voltage at gate 2 of Q7 is developed by the voltage divider consisting of $R 28$, VR2 and $R 27$ and is supplied to gate 2 of Q7 through R21 and L18. The age input is divided by R18 and R19 and applied to the base of common emitter amplifier stage Q6. The age input is also connected through L15 and PIN diode CR5 to voltage divider R38 and R39. As the agc roltage level increases with increasing rf signal level, the PIN diode is driven into conduction and thus attenuates incoming signals and prevents Q7 and Q8 from being overdriven. As the age voltage increases. Q6 is driven harder into conduction and reduces the voltage supplied to gate 2 of Q7 by shunting VR2 and R27 in the voltage divider that provides bias for gate 2 of Q7.

4-44. The output at the drain of $Q 7$ is coupled through C49 to parallel tuned circuit L12 and C35. C35 is adjustable to peak the signal at the received of frequency. The signal is then coupled through C54 to gate 1 of the dual-gate field effect transistor mixer stage Q8. The quadrupled crystal oscillator frequency is applied to gate 2 of Q8 and the intermediate frequency of 20.6 mhz is produced at the drain of Q8. Variable capacitor C39 is adjusted for maximum if signal output. Impedance matching for the output circuit of Q8 is provided by matching network C38, C39, L13 and C40. Temperature
compensation is provided by thermistor RT1 and R45. The if signal is also detected by CR4 and applied through R37 to the receiver front panel major test point MIXER OUT as a positive voltage level.

4-45. The output from the oscilator module is coupled through C1 to the base of quadrupler Q1. Bias for Q1 is supplied through R44 from the voltage divider R1 and R2. C12 is adjusted to peak the signal in the collector of Q1 at four times the frequency applied to the base. The quadrupled frequency is coupled through C16 to the emitter of common base buffer amplifier Q2. C11 is adjusted to peak the signal at the collector of Q2 at four times the oscillator frequency. The signal is coupled through C17 to the base of amplifier Q3. C27 is adjusted to peak the signal at the collector of Q3 at four times the oscillator frequency. The signal is coupled from the collector of Q3 through C23, C36, and L16 to gate 2 of Q8: The voltage at the collector of Q3 is also detected by CR1 and applied through L9 and potentiometer R17 to the base of feedback amplifier Q4. The collector voltage of Q4 in turn controls the base to emitter bias for series regulator Q5. Q2 operates between cutoff and saturation. Q5 controls the output of Q2 by controlling the dc supply voltage to $\mathbf{Q} 2$ and thus the operating point of Q2. The detected voltage from CR1 is also applied to the front panel major test point MULT.

## 4-46. BUFFER AMPLIFIER AS

4-47. The function of the buffer amplifier is to provide a 50 -ohm source impedance for the crystal filter and approximately a 50 -ohm load to the mixer/multiplier module. See Figure 6.7. The operating frequency is 20.6 mhz. The module gain is $0 \pm 1 \mathrm{db}$ and its $3-\mathrm{db}$ bandwidth is about 4 mhz . The tunable capacitance ( C 2 ) is adjusted for maximum gain at 20.6 mhz when Jl is fed from a 50 ohm generator and P1 is loaded with 50 ohms. The +18 vdc supplied to the module is zenered down to about 12 vdc by VR1, a 6.2 volt zener diode. $L 5$ prevents if from leaving the module on the 18 vdc line and C 7 and C8 provide a low ac impedance to keep the signal off the 12 vdc line.

4-48. L1, L2, and C2 are the input matching network. R1 and R2 bias Q1 so that its collector current is about 35 ma . L3 and C5 prevent any residual rf that may be on the 12 vdc line from appearing at the base of Q1. Both R4 and the series combination of R3 and C6 provide degenerative feedback for the amplifier, making it stable and allowing interchangeability of transistors without gain change. L4 is the collector load. C10 accomplishes impedance stepdown from the collector impedance to the 50 -ohm impedance of the 7.5 db pad (R5, R6 and R7). R10 suppresses any tendency toward high frequency oscillations. When the signal at the output (P2) is large
enough (greater than 0.5 vms ), CR1 rectifies a portion of the signal and Cll filters it to give a de indication on the condition of the module at the NOISE LIM test point at the front panel of the receiver.

## 4-49. NOISE LIMITER AS.

450. The signal applied to the noise limiter module input Jl flows through an amplifier, a $0.2 \mu \mathrm{sec}$ delay line and a gating circuit to the output P 2 with unity gain. See figure 6-8. The same signal applied to the input also flows into a circuit which establishes a de voltage directly proportional to the amplitude of the intermediate frequency signal. If a pulse of noise occurs which is from 20 to 30 db higher than the signal voltage, the gate is closed and the output signal is momentarily cut off. A pulse stretching effect occurs in this second loop so that the output signal is gated off for a slightly longer time period than that occupied by the noise pulse. This is to allow complete blanking of the noise pulse. These signal blank out periods are of such short duration that they cause no adverse effect on the audio signal at the receiver output.

4-51. The intermediate frequency input of JI is applied through an impedance matching network to the base of amplifier stage Q1. C2 and C5 are adjustable to obtain the best impedance match between the 50 -ohm input JI and the amplifier input. Amplifier Q1 boosts the signal level to compensate for signal degradation in delay line DLI and following circuitry thereby maintaining a net gain of 1 for the module. The signal is coupled from the collector of Q1 to the $0.2 \mu \mathrm{sec}$ delay tine by C8 and C9. C8 and C10 are adjustable for an impedance match with the 50 -ohm delay line input impedance. The output of DLI is applied through a PIN diode gate made up of CR3 and CR4 to module output connector P2. Normally, with no noise pulse present, CR3 and CR4 are forward biased presenting minimum impedance to signal flow to the module output connector P2.

4-52. The signal input at $J 1$ is also applied to the gate control loop consisting of an intermediate frequency amplifier, a detector, an agc feedback loop, a pulse amplifier and a gate driver. $\mathrm{Z1}$ and $\mathrm{Z2}$ are integrated circuit intermediate frequency amplifiers. These amplifiers are broadband tuned as a result of discrete components external to the integrated cincuits. Z 1 receives an agc input at pin 2. Amplifier stage Q5 is tuned to the intermediate frequency of 20.6 mhz by C38. The collector of Q5 is coupled to the input of integrated circuit $\mathbf{Z 3}$ at pin 9.23 contains a detector, an age output, and a pulse amplifier. The age level is adjusted by R44 and is fed back from $\mathbf{Z 3}$ pin 5 to $\mathbf{Z 1}$ pin 2 . Temperature compensation is provided by CR6, CR7 and CR10.

4-53. The detected signal, along with any noise that might be present, is clamped above ground level through the action of CR8 and applied to the base of emitter follower Q7. The signal from the cmitter of Q7 is then applied through R63 and R64 to the base of Q10. However, the signal at the junction of R63 and R64 is clamped below a variable voltage level dependent upon the average peak signal. The AGC from Z3 Pin 5 is also applied through R72 to the base of Q6 allowing C46 to charge up to a value representing the level positive excursion of the detected signal. The base of Q10 is clamped below that level through the action of CR9. When a noise spike 0 ccurs extending more positive than the average signal level, it passes through emitter follower Q10 and is amplified by pulse amplifier Q8 and Q9. The noise spike is then coupled through C 12 to the base of Q2. The action of CR1, R12, C15, R13, and C14 stretch and couple the pulse to the base of Q3. Q3 cuts off for the duration of the pulse and Q4 goes into conduction applying +12 volts to the cathode of PIN diode, gate CR3 via R20 and L5. CR3 and CR4 are then' back biased for a time slightly longer than the duration of the noise pulse ( +6 volts is applied to the anode of CR4 via R27 and L6) and the noise pulse is effectively removed from the receiver output.

4-54. At the end of the noise blanking pulse, Q3 resumes normal conduction and Q4 is cut off. This effectively connects the cathode of PIN diode gate CR3 10 ground via L5, R20, CR2, Q3, and R $\$ 6$ thus supplying forward bias to the PIN diodes opening the gate. The +18 volts on P1-3 is decreased to +6 volts and +12 volts for use within the noise limiter module. The +6 volts is supplied by the regulator circuit consisting of R28, VR1, C26, and R 29 and +12 volts is supplied by the regulator circuit consisting of Q11, R33, R34, VR2, and C49. The module signal output is also detected by diode CR5 and applied to receiver front panel major test point NOISE LIM.

## 4-55. BANDPASS CRYSTAL FILTER FL1.

4-56. The crystal filter type used as FL1 in the receiver is optional. Either one of the following may be used.

4-56A. 50 kHz CIIANNEL SPACING BANDPASS CRYSTAL FILTER. This filter is to be used when the channel spacing is 50 kHz . It has a center frequency of 20.6 MHz which establishes the receiver selectivity. Ultimate rejection is 100 dB at $20.6 \mathrm{MHz} \pm 300 \mathrm{kHz}$. Rcjection is 6 dB or less at $20.6 \mathrm{MHz} \pm 18 \mathrm{kHz}$. Insertion loss is 6 dB maximum and ripple across the band at 20.6 MHz $\pm 15 \mathrm{kHz}$ is 1 dB or less. For the $505564-4$ filter, the input impedance is 50 -ohms and the output impedance is complex.

4-56B. 25 kHz CHANNEL SPACING BANDPASS CRYSTAL FILTER. This filter is used when the channel spacing is 25 kHz . It has a center frequency of 20.6 MHz which establishes the receiver selectivity. Ultimate
rejection is 100 dB at $20.6 \mathrm{MHz} \pm 300 \mathrm{kHz}$. Rejection is 6 dB or less at $20.6 \mathrm{MHz} \pm 10 \mathrm{kHz}$. Insertion loss is 6 dB maximum and ripple across the band at $20.6 \mathrm{MHz} \pm$ 8 kHz is 1 dB or less. For the $505564-3$ filter, the input impedance is 50 -ohms and the output impedance is complex.

4-56C. SECURE SPEECH MODULE. This is a wide bandwidth crystal filter designed to make the receiver compatible with the TSEC/KT-8, -28, and -38 Spcech Security Equipment. Rejection is 1 dB or less at 20.6 $\mathrm{MHz} \pm 33 \mathrm{kHz}$; rejection is 80 dB or less at $20.6 \mathrm{MHz} \pm$ 125 kHz . Ultimate rejection is 100 dB at $20.6 \mathrm{MHz} \pm 300$ KHz . Insertion loss is 4.5 dB macimum; ripple across the band at $20.6 \mathrm{MHz} \pm 38 \mathrm{KHz}$ is 1 dB or less, and the inputoutput impedance is 50 -ohms.

## 4-57. INTERMEDIATE FREQUENCY AMPLIFIER

 A6. Part No. 8004247G2.4-58. The G1 and G2 modules are identical except for the Q7 and U1 wideband output stage. Sec figures 6-9 and 6-9A respectively. The intermediate frequency amplifier consists of four cascaded common-emitter intermediate frequency stages followed by a detector and a low gain intermediate frequency stage base driven by the fourth stage. See Figure 6-9. The low gain intermediate frequency stage Q5 is an isolation amplifier whose output is coupled through J 2 to the 50 -ohm output conncctor J 10 on the receiver rear panel. Detector Q6 is biased to perform the detection function and provide an audio signal to the audio preamplifier age/squelch module. The detector also drives a wideband audio amplificr Q7 and associated circuit components. The first amplifier Q1 is a common-emitter configuration driven by the input intermediate frequency signal through a matching network consisting of $\mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 3$ and L1. C2 and C 3 are provided to adjust the input impedance of the first stage to 50 -ohms. The gain of this stage is controlled in a forward age mode through the base bias resistor R 2 . The agc voltage controls the base drive through L2 and CR1. R1 and CR2 provide a fixed current to the bias network to maintain a high gain in the transistor in the absence of age voltage.

4-59. The second and third stages, Q2 and Q3, are identical common-emitter stages driven in cascade by the first stage. The gain of each stage is controlled in a reverse age mode by the injection of an age voltage to the emitters of the transistors. The age voltage is applied to the emitter of Q2 through R12, L9, and CR3. The agc voltage is applied to the emitter of Q3 through R15, L10, and CR4. The fourth stage, Q4, is a common-emitter stage, having no automatic gain control, which drives both the detector and the $50-\mathrm{ohm}$ output isolation amplificr. The isolation amplifier Q5 is a low gain common-emitter stage which drives the 50 -ohm output connector through a matching "T" network composed of R23, R24, and R25. The detector stage, Q 6 , uses its base-emitter junction to rectify the
intermediate frequency signal. C38 and C43 and R37 filter out the intermediate frequency signal components and apply the filtered audio to the output connector. C39 couples the audio signal to the wideband audio amplifier which uses Q7 in a common-emitter output stage. C39 (see figure 6-9) couples the audio signal to the wideband audio amplifier which used Q7 in a common-emitter output stage. The wideband audio output voltage is 1 volt minimum across a $1,000 \mathrm{ohm}$ resistive load when receiving a 3.0 microvolt. If carricr modulated $30 \%, \pm 5 \%$ with a $1,000 \mathrm{HZ}$ tone. C52 (sec figure 6-9A) couples the audio signal to the wideband audio operational amplifier U1. The wideband audio amplifiers have a 25 kHz passband. I.F. amplifier 8004247 G 2 module when used in conjunction with AGC/squelch module 8008586 G 2 , form a low frequency wideband audio response channel suitable for use with sccure voice equipment TSEC/KY-57, in the bascband mode. At 97.5 dBm RF signal input, modulated $80 \%$ at $1,000 \mathrm{~Hz}$, the peak to peak wideband audio output voltage is 12.0 volts minimum.

4-60. PREAMPLIFIER, AF/AGC-SQUELCH A3. Part No. 8004239G1.

4-61. This module consists of an audio preamplifier, an automatic gain control amplifier and a squelch circuit. Sce figure 6-10.

4-62. AUDIO PREAMPLIFIER. The preamplifier consists of an emitter follower input stage, a compressor or audio limiter stage, a common emitter stage, an emitter follower stage driving a low pass filter followed by an active high pass filter utilizing a Darlington combination output amplifier circuit.

4-63. The audio input is coupled by C4 and C18 to the base of emitter follower stage Q9. The squelch input provides bias for Q9 through resistor R50. When the receiver is unsquelched, approximately +15 volts is applicd to R50. The other end of R50 is connected to the base of Q9 allowing the preamplificr to operate. When the receiver is squelched, however, the voltage applied to the end of R50 drops to approximately +1 volt, turning off the preamplifier. Emitter resistor R32 is a level control. The signal from the wiper of R32 is applied through R40, R41, and C6 to the base of common-emitter amplifier stage Q13. The junction of R40 and R41 is connected to the audio compression stage Q14 via C5 and R42. The emitter-base de bias of Q14 depends upon the amplitude of the compressor input.

4-64. The compressor input is an audio signal supplied by the primary of the output transformer of the main audio amplifier in the audio frequency amplifier module. This signal is applied through R45 and C13 to the voltage doubler circuit consisting of CR4, CR5, and C13. C15 is charged up to a positive voltage level that is proportional to the audio amplifier output. With the receiver operat-
ing at its rated output, the voltage applied through R44 to the base of Q14 is slightly more negative than the emitter voltage. Q14 is then operating in the cut-off region and maximum impedance to ground is presented to the signal at the junction of R40 and R41. Transistor Q14 is operating in a nonlinear characteristic range due to the very low emitter-to-collector voltage (approximately +16.5 volts at the emitter and +18 volts applied through R43 to the collector). The audio signal at the junction of R40 and R41 is coupled through C5 and R42 to the collector of Q14. The collector voltage swings up and down at an audio rate following the applied audio signal voltage. Since Q14 is not in a cut-off state, maximum impedance is presented to the signal. However, when a relatively high voltage audio signal is detected, C15 is charged up to a correspondingly higher voltage level. This causes a forward bias at the emitter-base junction. A greater charge is then produced in the collector current by a given change in collector voltage resulting in a lowered impedance to the audio signal. With Q14 operating in the nonlinear region, the greater the forward emitter-base bias the lower the effective impedance. Therefore the audio signal above the normal audio signal level is limited by the compression stage Q14 before its application to the next preamplifier stage Q13.

4-65. Direct coupling is used between Q13 and Q12. Q12 is an emitter-follower stage having an emitter load consisting of R48, L1, and R36. C11, L1, and C12 make up a pi network low-pass filter. The signal is then coupled to an active high-pass filter consisting of Q10, Q11, C7, C8, C9, R36, R37, R38, R30 and R39. The resulting bandpass of the preamplifier is 300 to $3,000 \mathrm{hz}$. Transistors Q10 and Q11 are connected as a Darlington combination amplifier. The preamplifier output is taken from the emitter of Q11 and applied across the receiver front panel AUDIO MAIN ADJ and PHONE ADJ potentiometers. This output is also applied through RS1 and C17 to the receiver front panel major test point AF PREAMP.

4-66. AGC AMPLIFIER. The automatic gain control amplificr consists of a differential amplifier, an emitter follower amplifier stage, and two additional amplifier stages. The detected carricr is coupled through R27 to the base of differential amplifier stage Q1. This transistor shares and emitter load network with Q2 consisting of $\mathrm{R} 2, \mathrm{R} 3$, and R5. The operating level of Q 2 is adjusted by variable resistor R7. The voltage at the junction of R6 and R9 is regulated by zener diode VR1, R55, RT1 and R 10 are for temperature compensation. The adjustable voltage applied to the base of Q2 is established by the voltage divider composed of R6, R7, and R8. Direct coupling is used throughout the agc amplificr. The output from the differential amplifier, the collector of Q2, is applied to the base of emitter follower stage Q8. CR3 is used for temperature compensation. The Vec for the first three transistors is regulated at approximately +12 volts through the action of zener diode VR2 and R11. Emitter
follower Q8 output is applied to the base of Q3. The collector of Q3 is connected directly to the base of Q4. The automatic gain control output is taken from the collector of Q4. This output is also applied through R28 to the receiver front panel major test point AGC and to the squelch circuit (located in this same module) via R25 and the receiver front panel squelch controls.

4-67. SQUELCH. The squelch circuit is essentially an electronic switch turns on the preamplifier when the
detected signal reaches a certain level and turns off the preamplifier when the detected signal reaches a lower level. With the receiver front panel SQUELCH switch in the ON position, the agc voltage is applied across R 25 , the front panel SQUELCH ADJ screwdriver control R1, and $R 23$. The wiper of the front panel control $R 1$ is directly coupled to the base of emitter follower amplifier Q5. Diode CR6 in the emitter circuit of Q5 provides temperature compensation. The emitter of Q 6 is maintained at a fixed voltage level by the action of

VR4. In the unsqueiched condition, Q5 is cut off and Q6 and Q7 are conducting. If the detected rf level decreases (as indicated by a decrease of the agc level) to the squelch level, the states of these transistors reverse so that Q5 conducts and Q6 and Q7 are cut off. Complete and rapid switching is ensured by the feedback path from the collector of Q7 through R17 to the base of Q6. VR5 and VR6 are used to regulate the positive Q7 emitter voltage.

4-68. The squelch voltage from, Q7 collector is connected through R50 to the input of the audio preamplifier. The squelch voltage is also connected via R29 to the receiver front panel major test point SQUELCH. With the receiver front panel SQUELCH control set to the OFF position +18 yolts is connected to the front panel control RI. The positive voltage then applied to the base of Q5 will be such that the transistor will be held cut off. Q6 and Q7 will then conduct and a positive voltage will be applied to the preamplifier squelch input enabling it to operate.

4-68A. PREAMPLIFIER, AF/AGC/SQUELCH, A3, ITT PART NO. 8008586 (See figures 6-10A and 6-10B.)

4-68B. GENERAL. This module replaces and is directly interchangeable with AGC/Squelch module part number 8004239 G . It consists of the same basic functions as the original module including AGC, squelch, compression, audio frequency amplifier and audio frequency filtering. In addition, this module contains improvements for the reduction of unwanted noise associated with carrier attack, squelch release, compression set, squelch attack and squelch quieting. Further, the module provides relief from the annoying and distracting sounds arising from these causes. Additional improvements are a higher ON-OFF squelch ratio, audio frequency compression at any audio output level setting, decreased squelch hysteresis and rejection of pulse noise when the receiver is squelched. (See Figure 6-10A).

4-68C. PREAMPLIFIER, AUDIO FREQUENCY AND SQUELCH CIRCUITS. The audio input comes into FI through pin 12 and is coupled through C4 to a limiter consisting of diodes CR3, CR4, and CR8. This limiter is used to clip unwanted noise and transient spikes that occur in the audio input. The audio signal is then coupled through the voltage divider network consisting of R31 and R32, through capacitors C5 to the compression control FET Q7. The audio signal is fed through Q7, through capacitor C6 to the audio amplifier Q8. Q8 amplifies the audio signal, coupling the amplified signal through C9 to amplifier Q10. Q10 further amplifies the audio signal and couples the output to a floating limiter consisting of CR6, CR7, R55, C12, and C13. This floating limiter provides limiting action around the d-c bias level and provides further limiting of unwanted noise pulses that occur in the audio passband. At this point in the circuit, the audio is compressed and maintains a near constant peak-to-peak signal level and the
floating limiter limits at levels just above and below the compression peak-to-peak audio level. The signal is then coupled through squelch control FET QII (described later) to emitter follower Q12. The output from Q12 is then coupled through the low pass filter amplifier circuit consisting of R60, C15, R61, C17, R62, and C16 to operational amplifier U2. The output from the low pass filter network is coupled through C18 to a high pass filter network consisting of C18, C19, R65, R66, C20, R67, R68, Q13, Q14, R69, R70, and R71. The tandem connection of the low pass filter and the high pass filter provides a receiver band pass characteristic that passes $\mathbf{3 0 0}$ to $\mathbf{3 0 0 0 ~ H z}$ within +1 to -2 db of the reference frequency of 1000 Hz . The band pass of this filter rolls off the low end to at least 10 db down at 100 Hz and at least 10 db down at 10,000 Hz .

4-68D. AUDIO COMPRESSION CIRCUIT. The audio output from the preamplifier path is coupled back to an amplifier consisting of transistor Q9 and associated biasing components. This stage amplifies the audio, detects and provides a d-c bias to the compression FET Q7. Adjustment of the compression level is accomplished by an adjustment of R41 potentiometer which controls the amount of compression and the signal level output. This feedback compression circuit maintains a constant audio level output with varying audio input signals. The audio output from this module is coupled to the gain control on the front panel; consequently all compression takes place before the main audio gain control, thus compression is obtained at any audio signal level ouptut. The compression detection takes place in diode CR5, and any ripple is filtered out by capacitor $\mathbf{C 7}$. This provides d-c bias that is proportional to the audio level to the FET gate through resistors R73 and R34.

4 68E. SQUELCH GATE. FET QII provides a series squelch switching action that turms the audio output on and off as a function of the AGC amplifier. When the gate control voltage to Q11 is biased to a turn-off point, no audio signals pass through Q11. The source and the drain voltage potentials are nearly the same, thus providing no d-c level shift when the transistor is turned offi. When the transistor is turned on, the audio signal proceeds through Q11 with very little attenuation. It is the equipotential source and drain voltages that provide the quiet switching action of this squelch switch.

4-68F. AGC AMPLIFIERS. There are two AGC amplifier circuits. The standard audio frequency wideband $A G C$ amplifier circuit is used in part number 8008586 Gl . It is described in paragraph 4-68G and figure 6-10A is the schematic diagram. The second $A G C$ amplifier circuit for low audio frequency ( $\leq 16 \mathrm{~Hz}$ ) wideband response is used in part number 8008586G2. It is described in paragraph
$4-68 \mathrm{H}$ and figure $6-10 \mathrm{~B}$ is the schematic diagram.

4-68G. AGC AMPLIFIER. (Standard audio frequency wideband response. See figure 6-10A.) The automatic gain control amplifier consists of a differential amplifier, an emitter follower amplifier stage and two additional amplifier stages. The detected carrier is coupled through R30 to the base of differential amplifier stage Q1. This transistor shares an emitter load network with $Q 2$ consisting of R2, R3, and R5. The operating level of $Q 2$ is adjusted by variable resistor $R 7$. The voltage at the junction of R 6 and R 9 is regulated by zener diode VRl. Rll, RTl, and R10 are for temperature compensation. The adjustable voltage applied to the base of $Q 2$ is established by the voltage divider composed of $R 6, R 7$, and $R 8$. Direct coupling is used throughout the AGC amplifier. The output from the differential amplifier, the collector of Q2, is applied to the base of emitter follower stage Q3. CR1 is used for temperature compensation. The Vcc for the first three transistors is regulated at approximately +12 volts through the action of zener diode VR2 and Rl3. Emitter follower Q3 output is applied to the base of Q4. The collector of $Q 4$ is connected directly to the base of $Q 5$. The automatic gain control output is taken from the collector of Q5. This output is also applied through R18 to the receiver front panel major AGC test point, and to the squelch circuit (located in this same module) via R19 and the receiver front panel squelch control potentiometer.

4-68H. AGC AMPLIFIER. (Low audio frequency wideband response. See figure $6-10 \mathrm{~B}$.$) This automatic gain control$ amplifier functions in the same manner as the standard audio frequency wideband response, except that the wideband audio response has been extended to 16 Hz and lower by the incorporation of an additional complimentary emitter-follower stage. The detected carrier is coupled through R30 to the base of differential amplifier stage Q1. This transistor shares an emitter load network with Q15 consisting of R2, R3, and R5. The operating level of $Q 15$ is adjusted by variable resistor $R 7$. The voltage at the junction of $R 6$ and $R 9$ is regulated by zener diode VRl. R11, RT1, and R10 are for temperature compensation. The adjustable voltage applied to the base of Q15 is established by the voltage divider composed of R6, R7, and R8. Direct coupling is used throughout the AGC amplifier. The output from the differential amplifier, the collector of Q15, is applied to the base of the complimentary emitter follower combination Q16 and Q17. Transistor Ql6 in conjunction with R76 provides a fast attack time to charge capacitor C24. CRI is used for temperature compensation. The Vcc for Q1, Q3, Q4, and Q16 is regulated at approximately +12 volts through the action of zener diode VR2 and Rl3. Emitter follower Q3 output is applied to the base of Q4. The collector of $Q 4$ is connected directly to the base of Q5. The automatic gain control output is taken from the collector of Q5. This output is also applied through R18 to the receiver front panel major AGC test point, and to the squelch circuit (located in this same module) via R19 and the receiver front panel squelch control potentiometer.

4-68J. SQUELCH. The squelch circuit is essentially an electronic switch which turns on the preamplifier squelch FET when the detected signal reaches a certain level and turns off the FET when the detected signal is reduced to a certain level. With the receiver front panel squelch switch in the on position, the AGC voltage is applied across R19, the front panel squelch screw-driver adjust R1 and R28. The wiper of the front panel control R1 is directly coupled through resistor $\mathbf{R} 23$ to pin 3 of the operational amplifier U1. If the detected r-f level increases, the output from operational amplifier pin 6 goes positive and turns on the squelch FET Q11 in the preamplifier circuitry. If the detector r-f level decreases, (as indicated by a decrease of the AGC level) to the squelch level, the output from operational amplifier U1 decreases thus turning off the squelch FET Q11 in the pre-amplifier circuitry. Complete and rapid switching is insured by the feedback path resistor R22 around the operational amplifier U1. Diode CR2 provides fast decay of the squelch switch filtering capacitor C14 when the squelch switch turns off. When the receiver unsquelches, resistor R24 provides a short time constant action to charge C14 so that a small squelch delay occurs to provide inhibiting of any unwanted transients at the time of initial detection of input signals. Transistor Q6 provides a monitor output drive and serves as an isolation transistor for the squelch test point.

## 469. AUDIO FREQUENCY AMPLIFIER A4.

470. The audio frequency amplifier consists of two separate audio amplifier systems. The main audio amplifier receives an input signal controlled by the AUDIO MAIN ADJ screwdriver ' adjustment on the receiver front panel and supplies an output to a connector on the receiver rear apron for remote speaker operation. The secondary audio amplifier receives an input controlled by the PHONE ADJ control on the receiver front panel and supplies an output to the PHONE OUTPUT jack on the receiver front panel. See figure 6-11.

4-71. MAIN AUDIO AMPLIFIER. The main audio amplifier consists of a common-emitter amplifier stage, a phase-splitter stage, a push-pull driver stage, a push-pull output stage and an output transformer. The input audio
signal is coupled through Cl and R16 to the base of common-emitter amplifier stage Q5. Degenerative feedback to this stage is employed to provide adequate regulation of the output signal voltage. This negative feedback signal is derived from output stage Q3 and is also coupled to the base of Q5 via R24 and C11. The signal from the collector of Q5 is coupled through C2 to the base of phase splitter Q6. The phase splitter provides signals of equal magnitude and opposite polarity to the output driver stage consisting of Q1 and Q2. Temperature compensation of bias for the driver stage is provided by CR2 and CR3.
472. The output signal from the emitters of driver stage Q1 and Q2 is direct coupled to the push-pull output stage at the base of Q3 and Q4. The collectors of Q3 and Q4 are connected to the primary of output transformer T1. The center tapped secondary of T1 is connected to a rear apron connector on the receiver. Signal voltage across T1 is limited to approximately 43 volts peak-to-peak maximum by the action of zener diodes VR1-and VR2. A compression output to the audio preamplifier/age squelch module is provided from the collector of Q3. The signal from the collector of Q4 is divided by R46 and R47 and coupled through C24 to the receiver front panel major test point MAIN AF.

4-73. SECONDARY AUDIO AMPLIFIER. The secondary audio amplifier consists of a common-emitter amplifier stage, a phase splitter, a push-pull output stage and an output transformer. The input audio signal is coupled through R25 and C13 to the base of common-emitter amplifier stage Q7. Degenerative feedback from the collector of Q9 is also coupled to the base of Q7 via C14 and R26. The signal is coupled from the collector of Q7 through C19 to the base of phase splitter stage Q8. High frequencies are attenuated through the action of C20 and R37. Q8 provides signals of equal magnitude and opposite polarity to the push-pull output stage consisting of Q9 and Q10. The push-pull output stage drives the output transformer T2. The voltage across the primary of $T 2$ is limited to a maximum of approximately 43 volts peak-to-peak by the action of zener diodes VR3 and VR4.

4-74. SURGE PROTECTION. Surge protectors are provided to protect the audio amplifier output circuits from $\pm 1000$ volts peak input pulses applied to each audio output. Protection for the main audio amplifier output is provided by surge protectors E1 and E2. These are mounted on terminal board TBI adjacent to the rear apron connector J2. Protection for the secondary audio amplifier is provided by E8 mounted on the back of the receiver front panel PHONE OUTPUT jack.

### 4.75. POWER SUPPLY PS 1.

4-76. The power supply consists of a power transformer, a bridge rectifier, a voltage regulating circuit, a battery charging circuit, and a short-circuit protection circuit. See figure 6-12. The power supply is designed to operate from either ac or dc voltages. Jumpers are provided on terminal board TBI to allow the power supply to operate at any one of the following primary voltages: $105,120,210$ or 240 vac $\pm 10 \%$. Usable frequency for primary ac power is 47 to 420 hz . In case of ac power failure, primary power is supplied to the power supply from an external battery. With the supply operating on ac, voltage is applied to the primary of transformer T1 via TB1. The secondary of T1 connects to the bridge "rectifier CR1, CR2, CR3, and CR4. An unregulated output of approximately +30 volts is provided at the junction of CR1 and CR2 for use as crystal oven heater power for the oscillator module. This same output flows through R2 and is reduced to +18 volts $\pm 0.5 \%$ by series-pass transistor Q3 to supply the regulated voltage required by the receiver.

4-77. REGULATOR CIRCUIT. Q6 and Q7 form a differential amplifier driving emitter resistor R15. The regulator output voltage is applied across voltage divider R16, R17, and R18. A sample of the output, from potentiometer R17, is applied to the base of Q7. The level of the output voltage may be set by adjusting R17. A reference voltage established by zener diode VR2 is applied to the base of Q6 which is the other differential amplifier input. The output of the collector of Q7 is directly coupled to the base of common-emitter amplifier stage Q5. A second input to the base of Q5 is applied by the short-circuit protection circuit via CR5. When the supply is operating with no short-circuit present, CR5 will be back biased effectively disconnecting the shortcircuit protection input from the base of Q5.
4.78. The output of amplifier stage Q5, at the junction of resistors R9 and R6, is direct coupled to the base of common-emitter amplifier stage Q2. The collector of Q2 is direct coupled to the base of series-pass transistor Q3. The amplitude and polarity of this signal is such that a regulated +18 volts is produced at the emitter of Q3. Special circuitry is necessary to facilitate the startup of the regulator. When power is turned on, capacitor C3 is charged up through resistor R7. The junction of R7 and C3 is connected to the base of Q5 through R8. When the voltage applied to the base of Q5 becomes enough positive it begins to conduct through R9 and R6. Current through R6 causes Q2 to start conduction which, in turn, allows conduction through series pass transistor Q3. When sufficient current flows on the regulated
+18 volt line, the normal regulator takes control and the output is maintained at +18 volts. The relatively large value of R8 sufficiently isolates the start-up circuit to allow Q5 to be controlled by the differential amplifier Q6 and Q7 when these transistors receive adequate operating voltage.

4-79. BATTERY CHARGING CIRCUIT. The battery is charged by a $\mathbf{3 0 0}$ ma nominal constant-current source when the power supply is operating from ac. The battery charge path is from the junction of CR1 and CR2 through R22 and R23, Q8 and CR9 to the battery bus. Q8 is the series-pass transistor in the charging circuit. A constant voltage is applied to the base of Q8. This constant voltage is established by the voltage dropped across forward-biased diode string CR6, CR7, and CR8 (approximately 2 volts is dropped across the diodes). The charging current through emitter resistors R22 and R23 determines the emitter-base bias in Q8 and maintains the 300 ma nominal trickle charge rate. Reverse battery polarity protection is provided by stage Q9. With proper battery polarity, Q9 is in the cut off region. However, if the battery is connected backward, a negative voltage will be applied to the base of Q9 causing heavy conduction. This eliminates the 2 volts dropped across the three diodes CR6, CR7 and CR8 and applies a back emitter-base bias to series pass transistor Q8. Transistor Q8 is then driven into the cut-off region and the battery charge path is interrupted.

4-80. SHORT CIRCUIT PROTECTION. When a short circuit occurs, a heavy current tends to flow through R2, in series with the series pass transistor Q3. An increase in current flow also occurs in R1 and R3. A forward emitter-base bias for Q1 is developed across R1 and Q1 starts to conduct. This applies forward bias to the emitter-base junction of Q 4 which begins to conduct through R5. The collector of Q4 is connected through CR5 to the base of Q5 driving it into cutoff. Q5 is an amplifier stage in the regulator circuitry discussed in a previous paragraph. As a result of the regulator action, series pass transistor Q3 is cut off thus removing the power supply regulated output from the receiver modules. C2 across the emitter-base junction of Q1 prevents extraneous activation of the short-circuit protection as a result of momentary changes in load. The short-circuit protection circuit is latching and once triggered by an overload, the regulated output is not reapplied until the receiver is turned off and then on again. Once an overload has occurred, current flows through Q4, R5 and R1. Current through R1 holds Q1 conducting which in turn maintains a forward bias on Q4 and holds it in conduction and primary power has been removed from the power supply.
T.O. 31R2-2GRR-112
481. AC POWER FAILURE. In case of ac power failure, primary power will be supplied from the battery. Current flow will be from the battery bus through isolation diode CR10, R2 and series pass transistor Q3 to all receiver modules requiring regulated voltage. The same regulator circuit is used regardless of whether using an ac or a dc power source.

## SECTION III

CHAPTER 5

## MAINTENANCE

5-1. INTRODUCTION. This chapter contains information and instructions for maintenance personnel to accomplish satisfactory operation of the receivers. This
chapter contains organizational/field maintenance and includes fault isolation, corrective maintenance, and a performance test procedure.

## ORGANIZATIONAL/FIELD MAINTENANCE

### 5.2. GENERAL.

5-3. This section contains information necessary for maintenance of the UHF receiver and the VHF receiver at the organizational/field level.

5-4. Table 5.1 contains a lising of maintenance test equipment and special tools requtired for maintenance of the receivers.

Table 5-1. Maintenance Test Equipment and Special Tools

| TEST EQUIPMENT | CHARACTERISTIC |
| :--- | :---: |
|  | Dc voltage 0 to 5000 in 7 ranges |
| Mimpson Model 260 | Ac voltage 0 to 5000 in 6 ranges |
|  | Dc current 0 to 10 amperes in |
| 6 ranges |  |
|  | Dc resistance 0 to 20 megohms |
| in 3 ranges |  |
|  | -20 to +50 db in 4 ranges |
|  | Accuracy $\pm 3 \%$ full scale dc |
|  | $\pm 5 \%$ full scale ac |

\(\left.$$
\begin{array}{ll}\begin{array}{ll}\text { Signal Generator, } \\
\text { HP608C/D }\end{array} & \begin{array}{l}10 \mathrm{mhz} \text { to } 180 \mathrm{mhz} \text { in } 5 \\
\text { bands }\end{array} \\
\begin{array}{ll}\text { Frequency Counter, } \\
\text { (HP5245L and HP5253B) }\end{array} & \begin{array}{l}\text { Measures frequencies and } \\
\text { repetition rates from } 0 \text { to } 50 \\
\text { million ppx. Converter sub- } \\
\text { tracts multiples of } 10,50, ~ o r ~\end{array}
$$ <br>

200 \mathrm{mhz} from cw frequency to\end{array}\right\}\)| be measured providing the |
| :--- |
| difference to be measured to |
| the counter. |

Table 5-1. Maintenance Test Equipment
and Special Tools (Cont.)
TEST EQUIPMENT CHARACTERISTIC

Oscillator, Audio
Hewlett Packard 200 AB

Oscilioscope Tektronix
Model 515A
Frequency Range: 20 hz to 40
khz; 4 bands, $\pm 2 \%$ calibration accuracy; 1 watt output. 60 ohms all 24 volts. Maximum distortion $1 \%$ from 20 hz to 20 khz: $\mathbf{2 \%}$ from 20 khz to $\mathbf{4 0} \mathbf{k h z}$.

Vertical: Frequency response: dc to 15 mhz
ac 2 hz to 15 mhz
Input impedance:
1 megohm. $30 \mu \mu$ f;
With P410 probe:
10 megohm, $10.5 \mu \mu \mathrm{I}$
Horizontal: Time base: from
$0.2 \mu \mathrm{sec} / \mathrm{cm}$ to $2 \mathrm{sec} / \mathrm{cm}$.
Frequency response de to $50 \mathrm{khz}, 5 \mathrm{db}$

Cable Extension Kit
P/N 8004810 Gl .

### 5.5. FAULT DIAGNOSIS.

5-6. Prior to starting actual diagnosis of faults perform the following:
a. Plug the headphones into the AUDIO OUTPUT jack on the front panel, and observe receiver performance on known signals.
b. Adjust the AUDIO PHONE ADJ gain control for a desired level. Disable the squelch if desired.

## NOTE

Since the phone audio channel is separate from the main audio channel, faults in the main audio channel may not be observed by this method. It is also possible that unknown faults in the phone audio channel may be present.
c. Compare the audio heard with the aidio that is expected.
d Confirm, if possible, that the fault actually exists
e. Based on these initial observations such as distorted audio. degraded sensitivity, etc. refer to table 5.2 for a most probable cause of the fault.
5.7. TEST POINT INDICATIONS. Perform the following checks and observation at the test points specified. Compare the observed results with the required recults shown in table 5-3.
a. Always verify that receiver $\mathrm{B}+$ is normal, by checking UNREG $\operatorname{B+}$ and REG $\mathrm{B}+$ test points.
b. Always verify that injection into the mixer is normal by checking the MULT test point.
c. Check that signals are being received by observing the AGC test point.
d. Check that signals are present in the main audio channel by observing the MAIN AF test point.

5-8. With the observations made in paragraph $5-5$ steps a through e. complete the diagnosis of the fault to the module level test point measurements. Compare the obsened results with the required results shown in table 5-3. Based on the test point observations, diagnose the module which is the cause of the observed fault or deficiency by referring to table 5-4.

5-9. The following procedures should be adhered to for expeditious fault analysis and repair.
a. When a test point appears to have an incorrect indication, verify that the VTVM is on the correct scale. and that the input signal levels are as expected.
b. When a test point reading leads to some conclusion regarding the module which is faulty, verify all other related test point readings which would support that conclusion.
c. Do not make adjustments to the receiver with undiagnosed faults present in the receiver, except as follows:

1. Set AUDJO MAIN ADJ output level as desired.
2. Set AUDIO PHONE ADJ output level as desired.
3. Set SQUELCH to ON or OFF as desired.
d. When age performance, squelch threshold, audio output level or sensitivity show a significant degradation, do not attempt $t o$ restore normal condition through adjustment. (While such adjustment might seem correct or improve a condition noted, it will only mask the original symptoms, and make further diagnosis difficult.)
c. Do not swing tuning controls through their range in and attempt to see if they respond.
f. Do not swing tuning controls through their range if they have been misadjusted.
g. Perform only those retuning and alignment adjustments indicated, and then only in connection with service restoration following replacement of a faulty module.
h. Power supply alignment should only be done in conjunction with a complete retuning. Always retune the receiver following the regulated $B+$ alignment.

5-10. ADDITIONAL DIAGNOSTIC PROCEDURES. In the event an observed fault is not corrected by replacement of the module indicated in tables $5-2,5-3$, or $5-4$, further diagnostic procedures will be required and should be performed as indicated in paragraphs 5-11 through 5-18.

Table 5-2. Receiver Fault Isolation Indications

| STEP | SYMPTOM | PROBABLE CAUSE |
| :---: | :---: | :---: |
| 1 | No signal, only background noise | Oscillator; oscillator synthesizer; mixer/multiplier |
| 2 | Degraded sensitivity, high background noise | Oscillator; oscillator synthesizer; mixer multiplier |
| 3 | Degraded sensitivity, medium background noise | Noise Limiter; if amplifier |
| 4 | Degraded sensitivity, low background noise | IF amplifier; agc/squelch |
| 5 | No signal, no noise | Power supply; audio amplifier; agc/squeich |
| 6 | High impulse noise level (static) | Noise limiter |
| 7 | Distorted audio | Audio amplifier; agc/squelch; if ampluse: |
| 8 | AC hum in audio | Power supply |
| 9 | Excessively high audio, with distortion | Agc/squelch audio amplifier |
| 10 | No main af output, phone | Audio amplifier; agc/squelch |
| 11 | No phone audio output; Main af output OK | Audio amplifier; agc/squelch |
| 12 | Receiver off frequency; LO OK; oven OK | Crystal |
| 13 | Receiver off frequency; LO low; oven OK | Oscillator; oscillator-synthesizer |
| 14 | Receiver off frequency: LO OK; oven high/low | Oscillator; oscillator-synthesizer |

Table 5.3. Normal Front Panel Test Point Indications

| STEP | TEST POINT | FUNCTION | SIGNAL INPUT | IndICATION | COMMENTS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | UNREG B + | Measures output voltage of power supply full wave rectifier. | Any | a. 27 rdc to 40 rdc | When primary power is ac. Voltage yaries with line voltage. |
|  |  |  |  | b. 21.5 rdc to 29.5 rdc | When primary power is a 24 voll battery. |
| 2 | REG B+ | Measures output voltage of power supply regulator | Any | 17.90 to 18.10 | This voltage is set with a voltmeter more accurate than is commonly found at the installatione If the meter in the field has on accuracy of $\pm 2$ percent of full scale on a 30 volt scale the $8+$ should be regarded as correct if it reads 17.6 volts to 18.4 volts. |
| 3 | AGC | Measures output voltage on agc bus | a. No signal (SQUELCH switch OFF) | 2.6 vdc to 3.3 rdc |  |
|  |  |  | b. No signal (SQUELCH switch ON ) | 1.5 vde to 2.5 vde |  |
|  |  |  | c. -102 dbm (S SUELCH | 5 vde minimum |  |
|  |  |  | Switch OFF) <br> d. 0 dbm | 7 vdc to $10 \mathrm{vdc}(\mathrm{Vhf})$ 9 vdc to 10 vdc (Uhf) |  |
| 4 | SQUELCH | Measyres squelch control voltage | a. No signal (SQUELCH switch OFF) | 14 rdc to 16 rdc 7 vdc to 9 vdc | $\begin{aligned} & P / N 8004239 G 1 \\ & P / N 8008586 G 1 \end{aligned}$ |
|  |  |  | b. No signal (SQUELCH switch ON) | less than I vde |  |

Table 5-3 Normal Front Panel Test Point Indications (Cont)

Table 5-3. Normal Front Panel Test Point Indications (Cont)

Table 5-3. Normal Front Panel Test Point Indications (Cont)

| STEP | TEST POINT | FUNCTION | SIGNAL INPUT | INDICATION | COMMENTS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| (b) | LO. OVEN (G3) | Measures voltage across resistor in series with oscillator oven heater. | Any | See Comments | Connect positive termi- <br> nal of voltmeter to UN- <br> REG $\mathrm{B}+$ and negative <br> terminal to LO OVEN. <br> The observed indication <br> will be a voltage <br> across the metering <br> resistōr of . 499 ohms. <br> This voltage at initial <br> equipment turn on will <br> be $.4 \pm .1$ volt and indicates maximum heat demand by the oven. With minimum heat demand the reading will be $.1 \pm .05$ volts. The metering voltage may be zero in very high ambient temperature. |

Table 5.3. Normal Front Panel Test Point Indications (Cont)

| STEP | TEST POINT | FUNCT10N | SIGNAL INPUT | INDICATION | COMMENTS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 9 | MIXER OUT (UHF and VHF) | Measures rectified if voltage at output of mixer | +10 dbm (See comments) | 0.2 vdc or greater | Adjust the generator frequency slightly off-channel for maximum indication. (This disables the age and permits a usable indication). |
| 10 | NOISE LIM <br> (This m equivalent test buffer amplif | Measures rectified if voltage at output of limiter. <br> ors <br> in | +10 dbm (See comments) | 0.2 vdc or greater | Adjust the generator frequency slightly off-channel for maximum indication. (This disables the age and permits a usable indication). |
| 11 | AF PREAMP | Measures ac voltage at output of af preamplifier. | -97.5 dbm to +13 dbm , 30 percent modulation at 1 khz. AUDHO MAIN ADJ potentiometer maximum counterclockwise. | 0.3 vac to 1.0 vac typical | Actual level varies with setting of R32 on AGC/squelch module. |
| 12 | MAIN AF | Measures sample of ac voltage at output of main audio ämplifier | -97.5 dbm to +13 dbm , 30 percent modulation at 1 khz AUDIO MAIN ADJ potentiometer maximum clockwise. | 1.5 vac to 2.5 vac |  |

Table 54. Abnormal Test Point Indications

| REG B + | AGC | SQUELCH | IF | LO | MULT | $\begin{aligned} & \text { MIXER } \\ & \text { OUF } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { NOISE } \\ & \text { LIM } \\ & \hline \end{aligned}$ | AF PREAMP | $\begin{aligned} & \hline \text { MAIN } \\ & \mathrm{AF} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { HEAD } \\ & \text { PHONES } \end{aligned}$ | $\begin{gathered} \text { PROBABLE } \\ \text { CAUSE } \\ \hline \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Low |  |  |  |  |  |  |  |  |  |  | Power supply |
| High |  |  |  |  |  |  |  |  |  |  | Power supply |
| OK | Low |  |  | Low |  |  |  |  |  |  | Oseillator |
| OK | Low |  |  | OK | Low |  |  |  |  |  | Mixer/multiplier |
| OK | Low |  |  |  | OK | Low |  |  |  |  | Mixer/multiplier |
| OK | Low |  |  |  | OK | High | Low |  |  |  | Noise limiter |
| OK | Low |  | OK |  | OK | High | High | Low |  |  | IF |
| OK | Low |  | Low |  | OK | High | High | Low |  |  | IF |
| OK | Low |  | High |  | OK | High | High | High |  | Distortion | Agc/squelch |
| OK | High |  | Low |  | OK |  |  | Low |  |  | Agc/squelc |
| OK | OK | Low |  |  | OK |  |  | Low |  |  | Agc/squelch |
| OK | OK | OK | OK |  | OK |  |  | Low |  |  | Agc/squelch |
| OK | OK |  |  |  | OK |  |  | OK | Low |  | Audio amplifier |
| OK | OK |  |  |  | OK |  |  |  | OK | Static | Noise limiter |
| OK | OK |  |  |  | OK |  |  |  | OK | Hum | Power supply |

5-11. POWER SUPPLY. When fault diagnosis indicates that a fault exists in the power supply module, and replacement of the module does not correct the fault refer to table 5-5.

5-12. RF CIRCUITS. When fault diagnosis indicates a loss of sensitivity in the mixer/multiplier module as shown by abnormally low test point readings of the mixer output, and the LO injection into the mixer is normal as indicated by a normal MULT test point reading, and replacement of the mixer multiplier modules does not correct the condition, refer to table 5.6.

5-13. NOISE LIMITER OR BUFFER AMPLIFIER. When initial fault diagnosis indicates that a fault exists in the noise limiter involving the noise limiter through path signal, as shown by high MIXER OUT and low NOISE LIM test point readings. and replacement of the module does not correct the fault. the fault may be a shorted signal path in a component following the noise limiter. Disconnect the coavial cable at the output of the noise limiter. If the noise limiter test point now indicates a reading equal to or somewhat higher than its normal value for age disabled conditions, recomect the coavial cable: refer to table 5-7.

5-14. IF AND CRYSTAL FILTER. When fault diagnosis indicates that a fault evists in the if amplifier module involving sensitivity, and module replacement does not correct the fault. refer to table 5.8.

5-15. AGC. When fault diagnosis indicates that age is ver! low, and not responsive to high signal levels, with excessively high test point readings at MIXER OUT and NOISE LIM together with receiver overload and distorted audio. and replacement of the agc/squelch module does not correcl the fault, the fault may be a shorted agc buss in an external module. Replace the if amplifier module. If this does not correct the faulty condition replace the miver/multiplier module. If this does not correct the condition. check for a possible age buss wire short. If agc voltage, as read at the AGC test point. is abnormally high but other test point readings indicate excessive signal. overload and distortion. the fault may be an open agc buss wire to the if amplifier and/or mixer/multiplier module
5.16. AUDIO CIRCUITS. Most of the probable faults in the audio system will be in the af amplifier, or the age/squelch modules. This includes loss or degradation of audio in either main or phone outputs, or excessive audio together with distortion or high audio levels due to a fault in the audio compression circuits. If replacement of the module indicated as the most probable cause does not correct the fault. replace the other module. If the fault is still present. refer to paragraph 5.18.

## 5-17. WIDE-BAND DATA OUTPUT AND IF OUTPUT

 FUNCTIONS. Failures of the wide-band data output and if output functions of the receiver (when all other receiver functions are normal) are caused only by the if amplifier or external wiring.
## 5-18. INTERCONNECTING WIRING. The failures

 contributed by broken or shorted wires are negligible. However. if fault diagnosis by means of the procedures in the preceding paragraphs is not successful, and a discontinuity or short in chassis wiring is suspected, disconnect the effected modules as required, and make the necessary continuity and short tests utilizing the applicable circuit diagrams.
### 5.19. MODULE REMOVAL AND REPLACEMENT.

 See figure 5-1.
## NOTE

Observe that POWER ON switch is in the OFF position and disconnect connectors J1 and J2 at the rear of chassis.

## NOTE

When any reference is made to the oscillator module in the module removal and replacement procedures, the same information applies to the oscillator-synthesizer and oscillator-multiplier as these three modules are mechanically and electrically interchangeable.
5-20. TOP COVER. To remove the top cover from either the UHF receiver or the VHF receiver, loosen the six captive 6-32 flat head Phillips head retaining screws. Replacement is the reverse of removal. Push top edges of cover down to avoid rif interference.

## CAUTION

When disconnecting and replacing coaxial cables from modules, use two $1 / 4$ inch openend wrenches. Do not apply excessive pressure to connectors when reconnecting to module.
5.21. TUNABLE FILTER. (UHF, 8004242G1) (VHF, 8004243G1) To remove the tunable filter from the UHF receiver or the VHF receiver, disconnect the two cables using two $1 / 4$ inch open-end wrenches. Loosen the captive 6-32 Phillips head screw holding the filter to the bottom of chassis and the two 8-32 Phillips head screws from the right side panel. The 8.32 side panel screw, toward the front, is best engaged through the front panel door. The tunable filter module can then be lifted directly upward. Replacement is the reverse of removal.
5.22. ANTENNA COUPLER (UHE, 8004747G1) (VHF 8004503G1) The antenna coupler is mounted to the inside of the receiver rear apron. To remove the antenna coupler from the UHF receiver or the VHF receiver, disconnect the coaxial cable or terminator from the type $N$ connector of the antenna coupler which extends through the receiver rear apron toward the back. Disconnect the one cable from the tunable filter and the remaining cable from the antenna coupler, using two 1/4-inch open-end wrenches. Loosen the four $4-40$ pan head Phillips head mounting screws holding the antenna coupler to the rear panel. Loosen one captive 8-32 Phillips head screw at the right end of the if amplifier module slide to right, and lift out antenna coupler. Replacement is the reverse of removal.

5-23. MIXER/MULTIPLIER AND CRYSTAL CONTROLLED OSCILLATOR. The mixer/ multiplier module is mounted to the top of the crystal controlled oscillator. Therefore, the mixer/multiplier can be removed alone by following the procedure in the following paragraph. The crystal controlled oscillator however, cannot be removed without first removing the mixer/multiplier module. The two modules may also be removed together as a unit from the chassis.

5-24. MIXER/MULTIPLIER (UHF. 8004240G1) (VHF 8004241G1) To remove the mixer/muliplier module disconnect the three coaxial cables, using two $1 / 4$-inch open-end wrenches, and the connector at $J 7$ by loosening the two captive $4-40$ screws on the plug. Loosen the two 8-32 captive Phillips
head screws at the ends of the module. holding it down to the module beneath. Replacement is the reverse of removal.

5-25. CRYSTAL CONTROLLED OSCILLATOR/ OSCILLATOR SYNTHESIZER. To remove the crystal controlled oscillator/oscillator synthesizer from either the UHF receiver or the VHF receiver, remove the mixer/multiplier module by following the procedure in the preceding paragraph. Remove connector at J6 by loosening two captive $4-40$ screws on the plug. Loosen the four captive 8-32 Phillips head screws (holding the module in place) to the bottom of the chassis. Replacement is the reverse of removal.

5~26. BANDPASS CRYSTAL FILTER. To remove bandpass crystal filter remove the Mixer/Multiplier and the Crystal Controlled oscillator/oscillator Synthesizer Modules by following the procedures in paragraphs 5-24 and 5-25. Disconnect the two coaxial cables using two $1 / 4$-inch open-end wrenches. Loosen the four 6-32 Phillips head screws through the module side flanges into the chassis bottom. Loosen the 8-32 Phillips head screw at the right end of module. Slide the module to the right until the alignment pins on the left end of the module clear the nylon bushings in the center partition of the chassis. Then remove the module by lifting directly upward. Replacement is the reverse of removal.

5-27. NOISE LIMITER. To remove the noise limiter or buffer amplifier from the UHF receiver or the VHF receiver, disconnect coaxial cable using two 1/4-inch open-end wrenches and loosen
one captive 8-32 Phillips head screw at the right end of module. Disconnect the remaining cable from the crystal filter. Slide the module to the right until the alignment pins clear the nylon bushings in the center chassis partition and lift directly upward. Replacement is the reverse of removal.

5-28. INTERMEDIATE FREQUENCY AMPLIFIER. To remove the if amplifier from the UHF receiver or the VHF receiver, disconnect the two coax cables using two $1 / 4-1 n c h$ open-end wrenches and loosen one captive 8-32 Phillips head screw at the right end of the module. Slide the module to the right until the alignment pins clear the nylon bushings in the center chassis partition and lift directly upward. Replacement is the reverse of removal. $!$

5-29. POWER SUPPLY, To remove the power supply from the UHF receiver or the VHF receiver loosen the two captive 8-32 Phillips head screws at the left end of the module'. Slide the power supply module to the left until the alignment pins clear the nylon bushings in the center chassis partition and lift. directly upward. Replacement is the reverse of removal.

## WARNING

Use extreme caution when removing the preamplifier, AF/AGC squelch module from the receiver. Do not touch capacitor $C 1$ in the power supply as arcing can occur and cause severe burns. The capacitor retains up to 140 vdc residual voltage for approximately 5 minutes.

5-30. AGC/SQUELCH. To remove the agc/squelch module. loosen the captive 6-32 Phillips head screw at the left end of the module. Slide the agc/ squelch module to the left until the alignment pins clear the nylon bushings in the center chassis partition and lift directly upward. Replacement is the reverse of removal.

5-31. AUDIO AMPLIFIER. To remove the audio amplifier module, loosen the captive 8-32 Phillips head screw at the left end of the module. Slide the audio amplifier module to the left until the alignment pins clear the nylon bushings in the center chassis partition and lift directly upward. Replacement is the reverse of removal.


Figure 5-1. Module Location and Identification
Table 5.5. Power Supply Fault Analysis

Table 5-6. RF Circuits Fault Analysis

| STEP | PROCEDURE | COAXIAL <br> ADAPTER <br> REQURED | MIXER OUTPUT <br> TEST POINT <br> READING (NOTE 2) | FURTHER DIAGNOSIS REQUIRED | PROBABLE CAUSE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Bypass the antenna jack and the front-pand coaxial link, by connecting antenna or signal source directly to the receiver input at the front pane. | Type N to type BNC | OK Low | None Proceed to step 2. | Antenna jack, or cable from antema jack, to coax link, or coax link. |
| 2 | Bypass the antenna coupler by connecting antenna or signal source directly to tunable filter input. | Type $\mathbf{N}$ to UG 1464 | OK <br> Low | None <br> Proceed to step 3. | Antenna coupler, or cable from front pand to antema coupler. |
| 3 | Bypess the tunable filter by connecting antenna or signal source directly to mixer RF input. | Type N to UG 1465 | High (Note 1) <br> Low | None <br> See para 5-18 | Tunable filter. |

Notes:
(1) The tunable filter normaly has approximately 5 db insertion loss at its center frequency. Bypassing the tunable filter in a normal receiver will
result in a higher-than-normal reading at the mixer outpuf test point.
(2) Mixer output test point reading has compared with the value given in Table $5-3$ with signal source slightly off frequency thereby disabling age.
Table 5-7. Noise Limiter/Buffer Amplifier Output Fault Analysis

| STEP | PROCEDURE | TEST POINT READINGS | FURTHER DIAGNOSIS REQUIRED | PROBABLE CAUSE |
| :---: | :---: | :---: | :---: | :---: |
| 1 | Signal input at +10 dbm ; all signal path connections made; signal generator frequency slightly off channel for age is disabled. | Mixer high; Noise Limiter low. | Proceed to step 2. |  |
| 2 | Disconnect sigral cable input to if amplifier | All normal for this condition | None | IF amplifier |
|  |  | Unchanged | Proceed to step 3. |  |
| 3 | Disconnect crystal filter output cable | All normal for this condition | None | Cable |
|  |  | Unchanged | Proceed to step 4. |  |
| 4 | Disconnect crystal filter input cable | All normal for this condition | None | Crystal filter |
|  |  | Unchanged | Proceed to step 5. |  |
| 5 | Disconnect cable from output of noise limiter module | All normal for this condition | None | Cable |

Table 5-8. IF and Crystal Filter Fault Analysis

|  | PROCEDURE | TEST POINT READING | FURTHER <br> DIAGNOSIS <br> REQUIRED | PROBABLE CAUSE |
| :--- | :--- | :--- | :--- | :--- |

5-32. ALIGNMENT
5-33. With the exception of the agc/ squelch and noise limiter, 'all remaining modules of the receiver are prealigned at the factory. If it is necessary to replace the antenna coupler, tunable filter, oscillator or mixer multiplier modules, perform the tuning and checkout procedures of paragraph 3-11 or 3-12 as applicable. After replacement of any. other module, complete the receiver performance test procedure, table 5-9. If the synthesizer is being used in place of the crystal oscillator, or if the frequency has drifted off slightly after long-term usage, refer to the following section for minor re-adjustment.

5-33A. OSCILLATOR SYNTHESIZER. The only adjustment which may be required is the reference oscillator. This module is self-contained and sealed unit located below the phase comparator board. A frequency trimming capacitor is accessible through the sealed case by removal of a sealed screw cover. This is located directly behind the snap-out hole plug which is on the left front of the synthesizer. Turn power off with the front panel switch. Remove receiver top cover. Disconnect oscillator synthesizer output at $P 2$ from mixer/ multiplier module, connect frequency counter to P 2 connector utilizing subminiature $r f$ connector adapter $P / N$ 50-075-6801. Then open the front panel door of the parent equipment. Snap out the hole plug on the left front of the synthesizer. Use a standard screw, launcher type (split blade) screwdriver to remove the screw cover. With the unit near room ambient temperature, reapply power and wait at least 10 minutes before adjusting. Using a small tuning tool or small blade screwdriver, adjust the trimming capacitor for the actual frequency. The adjustment is necessary when the frequency is not within $\pm 0.0005 \%$ of the desired frequency.

## HOTE

Besure to refer to Table 3-2A for actual frequency vs. dialed frequency. Notice that a small portion of a turn may shift the frequency sufficiently. When adjustment is completely, remove power and reinstall the screw cover and then the hole plug.

5-33B. To determine if the output is adequate to trigger the counter, use the following procedure. Connect HP5305B frequency counter (or equivalent) to $\mathrm{P}^{2}$ of the synthesizer using sub-miniature RF connector adapter $P / N \quad 50-75-6801$. Verify that the output is sufficient to trigger the counter. If the counter is not triggered properly, the following troubleshooting procedure should be followed:

1. Check the voltage inputs to the oscillator synthesizer using a voltmeter.
2. Connect an oscilloscope to P2 and check for approximately $5 \mathrm{~V} P-\mathrm{P}$ sine wave signal.

5-34. POWER SUPPLY. The only alignment that may be performed by a field unit ic the regulated $B+$.

## CAUTION

Insure that the power supply is properly strapped for the ac voltage in use prior to installation. See paragraph 2-17 for strapping information. To align the regulated $B+$, connect a differential voltmeter across Jl5, test points 13 (reg $\mathrm{B}+$ ) and 16 (ground). Adjust R17 on the power supply module to $+18 \pm 0.1 \mathrm{Vdc}$. If a substitute meter must be used it must have an accuracy of $2 \%$, at full scale on the +30 Vdc range. With this meter a voltage of $+1.8 \pm 0.4 \mathrm{Vdc}$ is acceptable.

## CAUTION

When replacing Power Supply Regulator Card (P/N 8004355G1) with a card built by Renau Electronics Laboratories which is identified by these sequence of numbers: 9 Y131 Assy 8004355G1. before attacning screws to the left side (side closest to R23 and R19) of card. place a nonmetallic washer (NSN 5970-00-103-6871 or equivalent)
over the screw holes on the chassis (between the bottom of card and chassis) of the power supply then attach screws to hold card to the chassis. The non-metallic washers are needed to prevent the runs on the Renau card from making contact with the power supply chassis which will result in shorting out the power supply.

## 5-35. SPECIAL MAINTENANCE INSTRUCTION.

5-36.SYNTHESIZER SWITCHING REGULATOR. Voltage regulator U1 in the synthesizer switching regulator (A1A5) is no longer manufactured in the 14-pin dual-inline package (dip). The circuit cards installed in synthesizers with serial number 24052 and higher have tow places to install U1. U1 may be replaced with cither the 14-pin dip or with the 8-pin TO-5 or TO-99 package that are electrically equivalent. Use one or the other, do not install both on the same circuit card. On carlier circuit cards, the 8-pin TO-5 or TO-99 package can be used to replace the 14 -pin dip if it is installed as shown in figure 5-2.

5-37.The frequency determination formula decal located on the oscillator"synthesizer module contains crroncous information. While performing routine inspections/maintenance, remove this decal. Refer to Table 32A for the correct frequency delermination formula.

## TOP VIEW



Figure 5-2. Installation Drawing for A1ASU1 (Early Configuration)
Tabie 5.9. Performance Test of VHF and UHF Receivers

| STEP | POINT |  |  |  | PERFORMANCE STANDARD |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Turn signal generator on. |  |  | Turn receiver on. |  |
| 2 | Set signal generator to same frequency receiver is set. Allow 30 minutes warmup for signal generator to stabilize. |  |  |  |  |
| 3 | Connect voltmeter set on 10 VDC scale, between AGC and GROUND test points on receiver. | A GC point. | test | Remove coaxial jumper between RECEIVER INPUT and ANTENNA connectors on front panel of receiver. |  |
| 4 | Connect signal generator to RECEIVER INPUT connector. |  |  | Place receiver SQUELCH switch to OFF. |  |
| 5 | Set signal generator to -97.5 dbm $(3.0 \mu \mathrm{c}) \pm 0.5 \mathrm{dbm}, 30 \%$ modulation at $1 \mathrm{khz} \pm 10 \%$. Carefully adjust signal generator frequency, using both COARSE and FINE frequency controls, for maximum agc voltage. |  |  |  | Maximum age voitage. |

$150 \pm 30 \mathrm{Mil} i v o l t s \mathrm{AC}, \mathrm{if}$
adjustment is required, ad-
$j u s t$ to $125 \pm 5$ miliivolts
AC. This reading may change
when AGC adjustments are
made, but must remain with-
in $\pm 30 \mathrm{millivolts} \mathrm{of} 150$
millivolts $A C$.

If adjustment is necessary; adjust
AGC ADJUST potentiometer on
agc/squelch module. (AGC ADJUST
is accessible through top cover of
receiver.)

IF test point
IF tes

Set voitmetes on 300 millivolt ac
scale and connect between IF and
ground test points.
$\bullet$
Table 5-9. Performance Test of VHF and UHF Receivers (Cont.)

Table 5-9. Performance Test of VHF and UHF Receivers (Cont.)

| STEF | TEST EQUIPMENT | - POINT OF TEST | OPERATION OF EQUIPMENT | PERFORMANCE STANDARD |
| :---: | :---: | :---: | :---: | :---: |
| 10b | Set voltmeter to 3 vac scale and connect between MAIN AF test point and GROUND test point. | MAIN AF test point | Remove Receiver top cover. Adjust Compression Level (R41) on AGC/Squelch module maximum clockwise. |  |
|  |  |  | Adjust AUDIO MAIN ADJ control maximum clockwise. | 2.00 vac $\pm 25$ millivolts. |
|  |  |  | If Performance Standard is not met, adjust AF Preamp Adj (R32) on AGC/Squelch module for 2.00 vac $\pm 25$ millivolts. |  |
| 10c | Set voltmeter to 3 vac scale and connect between MAIN AF test point and GROUND test point. | MAIN AF test point | Adjust AUDIO MAIN ADS level control on front panel of receiver. | $1.6 \mathrm{vac}+25 \mathrm{millivolts}$. |
| 10d | Set voltmeter to 3 vac scale and connect between MAIN AF test point and GROUND test point. | MAIN AF test point | Readjust AF Preamp Adj (R32). | 2.00 vac +25 millivolts. |
| 10 e | Set voltmeter to 3 vac scale and connect between MAIN AF test point and GROUND test point. | MAIN AF test point | Adjust Compression Level control (R41) on AGC module. | $1.95 \mathrm{vac} \pm 25 \mathrm{millivolts}$. |
| 10 f | Increase signal generator percent modulation from $30 \%$ to $90 \%$. | MAIN AF test point |  | Test voltage shall remain within 1.75 to 2.45 volts. |
| 10 g | Set voltmeter to IVAC scale and connect between AF preamp and ground test $\dagger$ points. | AF preamp test point | Set Audio Main ADJ fully counterclockwise. Adjust AF Preamp R32 on AGC/Squelch Module. | Voltmeter indicated . 4 to .7 VRMS. |
| 10h | Set voltmeter to 3VAC scale and connect between main AF and ground test points. | $\begin{aligned} & \text { Main AF } \\ & \text { test point } \end{aligned}$ | Slowly adjust Audio main ADJ Clockwise. | Observe a sharp dip in voltmeter reading (record reading for reference). |

Table 5-9. Performance Test of VHF and UHF Receivers (Cont.)

Table 5-9. Performance Test of VHF and UHF Receivers (Cont.)

| STEP | TEST EQUIPMENT | $\begin{aligned} & \text { POINT } \\ & \text { OF TEST } \end{aligned}$ | OPERATION OF EQUIPMENT | PERFORMANCE STANDARD |
| :---: | :---: | :---: | :---: | :---: |
| 11 | Observe that signal generator is still set at -97.5 $\mathrm{dBm}(3.0 \mu \mathrm{v}) \pm 0.5 \mathrm{dBm} 30$ percent $\pm 1 \%$ modulated at 1 khz $\pm 10 \%$. |  | Adjust receiver AUDIO MAIN ADJ potentiometer for 1.0 . vac. | Voltmeter indicates 1.0 va'c. |
| 12 | Set voltmeter to 1 vac scale. |  |  |  |
| 13 | Switch signal generator to CW mode ( -97.5 dBm ) $3.0 \mu \mathrm{v}) \pm 0.5 \mathrm{dBm}$. |  |  | Voltmeter drop to less than 0.316 vac or less (-8 dBm ) . |
| 14 | Set signal generator at -97.5 dBm ( $3.0 \mu \mathrm{v} \pm 0.5 \mathrm{dBm}$ 30 percent $\pm 1 \%$ modulated at $1 \mathrm{khz} \pm 10 \%$. |  |  |  |
| 15 | Set voltmeter to 3 vac scale. |  | Adjust receiver AUDIO MAIN ADJ potentiometer for 1.0 vac. | Voltmeter indicates 1.0 $\pm 0.5 \mathrm{vac}$. |
| 16 | Connect earphones to AUDIO OUTPUT jack. Connect distortion analyzer to MAIN AF test point (J15). | PHONE jack | Adjust AUDIO PHONE ADJ potentiometer for comfortable listening level. |  |
| 17 | While maintaining modulation level at 30 percent. slowly adjust power level of signal generator from $-97.5 \mathrm{dBm}(3.0 \mu \mathrm{v}) 0.5$ dBm to +13 dBm (999 mv) $\pm 10 \mathrm{mv}$. |  |  | Observe highest and lowest excursion of voltage on DB scale of meter. Highest and lowest reading should not differ more than 3 db (in terms of voltage $V$ min/V max should be 0.7 or |

Table 5-9. Performance Test of VHF and UHF Receivers (Cont.)

| STEP | TEST EQUIPMENT | POINT <br> OF TEST | OPERATION OF EQUIPMENT |
| :--- | :--- | :--- | :--- | PERFORMANCE STANDARD

Table 5-9. Performance Test of VHF and UHF Receivers (Cont.)

| STEP | TEST EQUIPMENT | $\begin{aligned} & \text { POINT } \\ & \text { OF TEST } \end{aligned}$ | OPERATION OF EQUIPMENT | PEREORMANCE STANDARD |
| :---: | :---: | :---: | :---: | :---: |
| 23 |  |  | wly increase RF level on nal Generator. | Receiver should break squelch Note: signal gen erator output should be at desired level. If not, return to Step 21. |

output signal on
table as long as
tandards are
not appear as a
12 Volts peak to peak (min.)
10 Volts peak to peak (min.)
8.5 Volts peak to peak (min.)

| STEP | TEST EQUIPMENT | $\begin{gathered} \text { POINT } \\ \text { OF TEST } \end{gathered}$ | OPERATION OF EQUIPMENT | PERFORMANCE STANDARD |
| :---: | :---: | :---: | :---: | :---: |
| 30 | Set signal generator to -100 dBm CW at the channel frequency. (fo) | AGC Test Point | Set receiver SQUELCH switch to OFF. | Record channel frequency (fo). Record AGC voltage as observed on the DC voltmeter. |
| 31 | Increase signal generator level to -94 dBm . |  |  |  |
| 32 | Slowly decrease the frequency from fo until the AGC level in step 30 is obtained. | AGC Test Point |  | Record this frequency |
| 33 | Slowly increase the frequency (through fo) until the AGC level of Step 30 is obtained. | AGC Test <br> Point |  | Record this frequency. |
| 34 | Increase the signal generator level to -40 dBm . |  |  |  |
| 35 | Slowly decrease the frequency from fo until the AGC level in Step 30. | AGC Test Point |  | Record this frequency. |
| 36 | Slowly increase the frequency (through fo) until the AGC level in Step 30 is obtained. | AGC Test |  | Record this frequency. |

Table 5-9. Performance Test of VHF and UHF Receivers (Cont.)

| STEP | TEST EQUIPMENT | $\begin{gathered} \text { POINT } \\ \text { OF TEST } \end{gathered}$ | OPERATION OF EQUIPMENT | PERFORMANCE STANDARD |
| :---: | :---: | :---: | :---: | :---: |
| 37 | Set signal generator to off, and disconnect from receiver. | Replace co axial jumper between ANTENNA and RECEIVER INPUT connector on front panel of receiver. |  |  |


Figure 5-4. Selectivity Test Set Up.

## CHAPTER 6

## CIRCUIT DIAGRAMS

6-1. INTRODUCTION. This chapter contains block diagrams, schematic diagrams, and a wiring list necessary to support the theory and maintenance of Receivers, Radio AN/GRR-23(V) and AN/GRR-24(V). The schematic
diagrams contain MP (measurement point), TP (test point), and $E$ (terminal) Jocations which are referenced in the performance and diagnostic tests of the Depot Special Maintenance and Testing Technical order T.O. 31R2-2GRR-112-2 Utilizing Test Set, Radio AN/GRM-102.

| WIRE NUMBER | FROM TERMINAL |  | $\begin{gathered} \hline \text { CONN } \\ \text { LUG } \\ \hline \end{gathered}$ | TO TERMINAL |  | CONN |  | GAUGE | COLOR | EST. LENGTH |  | NOTES | REMARKS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CONNECTOR | PIN |  | CONNECTOR | PIN | LuG | TYPE |  |  | inches | EIGHTH |  |  |
| 1 | J15 | 16 | 2 | E4 |  | 4 | E | 22 | 0 | 9 | 0 |  |  |
| 2 | 115 | 14 | 2 | J3 | 2 | DF | E | 22 | 7 | 11 | 4 |  |  |
| 3 | J15 | 13 | 2 | J3 | 3 | DF | E | 22 | 2 | 11 | 6 |  |  |
| 4 | J15 | 12 | 2 | J4 | 13 | DF | E | 22 | 4 | 13 | 4 |  |  |
| 5 | J15 | 11 | 2 | J4 | 8 | DF | E | 22 | 9 | 13 | 6 |  |  |
| 6 | J15 | 10 | 2 | J9 | 8 | DF | Y | 22 | 5 | 15 | 4 | 1 | Shielded |
| 7 | J15 | 9 | 2 | J6 | 5 | DF | E | 22 | 6 | 15 | 4 |  |  |
| 8 | 115 | 8 | 2 | J7 | 7 | DF | E | 22 | 95 | 13 | 0 |  |  |
| 9 | 115 | 6 | 2 | J6 | 6 | DF | E | 22 | 1 | 16 | 2 |  |  |
| 10 | 115 | 4 | 2 | J7 | 11 | DF | E | 22 | 96 | 13 | 6 |  |  |
| 11 | J15 | 3 | 2 | 58 | 5 | DF | E | 22 | 93 | 16 | 0 |  |  |
| 12 | J15 | 2 | 2 | 14 | 7 | DF | E | 22 | 90 | 16 | 0 |  |  |
| 13 | J15 | 1 | 2 | 15 | 8 | DF | E | 22 | 8 | 18 | 4 |  |  |
| 14 | 114 | T | 4 | 15 | 13 | DF | E | 22 | 96 | 16 | 4 |  |  |
| 15 | 114 | R | 4 | 15 | 12 | DF | E | 22 | 95 | 16 | 4 |  |  |
| 16 | S1 | 1 | 4 | J4 | 15 | DF | E | 22 | 91 | 5 | 0 |  |  |
| 17 | S1 | 2 | 4 | R1 | 1 | 2 | E | 22 | 9 | 4 | 0 |  |  |
| 18 | S1 | 3 | 4 | J4 | 9 | DF | E | 22 | 3 | 15 | 0 |  |  |
| 19 | R1 | 2 | 4 | J4 | 10 | DF | E | 22 | 7 | 14 | 4 |  |  |
| 20 | R1 | 3 | 2 | 14 | 11 | DF | E | 22 | 8 | 14 | 4 |  |  |
| 21 | R3 | 1 | 2 | R2 | 1 | 2 | E | 22 | 1 | 4 | 0 |  |  |
| 22 | R3 | 1 | 2 | 14 | 5 | DF | E | 22 | 1 | 15 | 4 |  |  |
| 23 | R3 | 3 | 2 | R2 | 3 | 2 | E | 20 | 0 | 4 | 0 |  |  |
| 24 | R3 | 3 | 2 | E4 |  | 4 | E | 20 | 0 | 10 | 6 |  |  |
| 25 | R3 | 2 | 2 | J5 | 7 | DF | E | 22 | 7 | 17 | 0 |  |  |
| 26 | R2 | 2 | 2 | 55 | 5 | DF | E | 22 | 90 | -16 | 6 |  |  |
| 27 | J3 | 1 | DF | E3 |  | 4 | E | 20 | 0 | 4 | 2 |  |  |
| 28 | 13 | 4 | DF | J6 | 3 | DF | E | 22 | 2 | 9 | 0 |  |  |
| 29 | 13 | 6 | DF | J7 | 3 | DF | E | 22 | 2 | 6 | 4 |  |  |
| 30 | 13 | 8 | DF | 18 | 3 | DF | E | 20 | 2 | 8 | 4 |  |  |
| 31 | 13 | 9 | DF | J9 | 3 | DF | E | 20 | 2 | 9 | 0 |  |  |
| 32 | 13 | 10 | DF | J4 | 3 | DF | E | 20 | 2 | 8 | 4 |  |  |
| 33 | 13 | 11 | DF * | J5 | 3 | DF | E | 20 | 2 | 10 | 2 |  |  |
| 34 | J3 | 12 | DF | 16 | 2 | DF | E | 22 | 7 | 8 | 6 |  |  |
| 35 | J4 | 1 | DF | E3 |  | 4 | E | 20 | 0 | 4 | 0 |  |  |
| 37 | J4 | 6 | DF | J5 | 15 | DF | E | 22 | 6 | 8 | 6 |  |  |
| 38 | J4 | 14 | DF | E6 |  | 2 | E | 22 | 5 | 6 | 0 |  |  |

Table 6-1. Receiver Wire List (Cont.)

| WIRE | FROM TERMINAL |  | CONN | TO TERMINAL |  | CONN |  | EST. LENGTH |  |  |  |  | REMARKS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NUMBER | CONNECTOR | PIN | LUG | CONNECTOR | PIN | LUG | TYPE | GAUGE | COLOR | INCHES | EIGHTH | NOTES |  |
| 39 | J5 | 1 | DF | E2 |  | 4 | E | 20 | $\theta$ | 4 | 2 |  |  |
| 40 | J5 | 9 | DF | C2 | 1 | 2 S | E | 22 | 4 | 11 | 2 | 2 |  |
| 41 | J5 | 11 | DF | C3 | 1 | 2 S | E | 22 | 3 | 11 | 2 | 2 |  |
| 42 | J5 | 10 | DF | C4 | 1 | 2 S | E | 22 | 9 | 11 | 2 | 2 |  |
| 43 | J7 | 1 | DF | E7 |  | 4 | E | 20 | 0 | 7 | 4 |  |  |
| 44 | 57 | 5 | DF | E6 |  | 2 | E | 22 | 5 | 4 | 0 |  |  |
| 45 | J6 | 1 | DF | E7 |  | 4 | E | 20 | 0 | 3 | 0 |  |  |
| 46 | J8 | 1 | DF | E7 |  | 4 | E | 20 | 0 | 7 | 4 |  |  |
| 47 | J9 | 9 | DF | E6 |  | 2 | E | 22 | 5 | 10 | 0 |  |  |
| 48 | J9 | 1 | DF | E5 |  | 4 | E | 20 | 0 | 5 | 0 |  |  |
| 49 | 19 | 5 | DF | C5 |  | 2 S | Y | 22 | 6 | 10 | 0 | 3 \& 2 | Shielded |
| 50 | J9 | 7 | DF | J4 | 12 | DF | E | 22 | 95 | 7 | 6 |  |  |
| 53 | C1 | 1 | 2 S | E6 |  | 2 | E | 22 | 5 | 14 | 0 | 2 |  |
| 54 | C8 | 1 | 2 S | XF3 | 1 | 4 | E | 22 | 6 | 23 | 6 | 2 |  |
| 55 | XF3 | 2 | 4 | S2 | 3 | 4 | E | 22 | 7 | 9 | 4 |  |  |
| 56 | S2 | 7 | 4 | J3 | 7 | DF | E | 22 | 6 | 18 | 0 |  |  |
| 60 | J3 | 5 | DF | J6 | 4 | DF | E | 22 | 92 | 7 | 0 |  |  |
| 61 | C6 | 1 | 2 S | XF1 | 1 | 4 | R | 20 | 8 | 22 | 4 \} |  | Twisted Pair |
| 62 | C7 | 1 | 2 S | XF2 |  | 4 | R | 20 | 98 |  | , |  |  |
| 63 | XF1 | 2 | 4 | S2 |  | 4 | R | 20 | 1 | 11 | 0 \} |  | Twisted Pair |
| 64 | XF2 | 2 | 4 | S2 |  | 4 | R | 20 | 91 |  | , |  |  |
| 65 | S2 | 5 | 4 | XDS1 |  | 4 | R | 20 | 8 | 9 | 2 \} |  | Twisted Pair |
| 66 | S2 | 6 | 4 | XDS1 |  | 4 | R | 20 | 98 |  |  |  |  |
| 67 | S2 | 5 | 4 | J3 |  | DF | R | 20 | 8 | 8 | 4 \} |  | Twisted Pair |
| 68 | S2 | 6 | 4 | J3 | 15 | DF | R | 20 | 98 |  |  |  |  |
|  |  |  |  |  |  | Notes - Codeldentification |  |  |  |  |  |  |  |
| "WIRE NUMBER" COLUMN: NU "CONN LUG" COLUMN: DF |  |  |  |  |  |  |  |  |  | "COLOR" COLUMN: O |  |  | BLACK | 6 blue |  |
|  |  |  |  |  |  |  |  | -oLor | ( | , | Brown | 7 VIo |  |
|  | COLUMN: |  | STRIP | NTATH. FEMA |  |  |  |  |  | 2 |  | 8 GRA |  |
|  |  |  |  | NGTH |  |  |  |  |  |  | orange | 9 WHI |  |
| "TYPE" COL | LUMN: E |  |  |  |  |  |  |  |  | 4 | YELLOW | 10 BLA |  |
|  | UMN: | 4590 WIRE |  |  |  |  |  | "NOTES" COLUM |  | 5 | Green | 11 ETC. BROWN |  |
|  |  | 4596 WIRE, SHIELIED ANO JAC <br> 517875 WIRE, TWISTED PAIR |  |  | ¢ |  |  |  |  | : 1 SOLDER SHIELDS OF WIRE 6 AT E5 |  |  |  |
|  |  |  |  |  |  |  |  |  |  | 2 | S - denotes sleeving, insulation |  |  |
|  |  |  |  |  |  |  |  |  |  | SOLDERSH | OF WIRE | E1 ANO E5 |  |

## -


Figure 6-1. Crystal Controlled Oscillator A1; Schematic Diagram (G1)

## $\frac{\text { EARLY CONHGURATION }}{\text { Q4, VENDOR PT, AO. CH }}$ Q4, , YENDOR PT. NO. CHANGE ONL 25, JAN2V222

 2, JAN2N2222A - IF FAILURE CONFIGURATION CHANGESECP 72 CHANGES R17 FROM 30K TO 24 K | R17 FROM 30 K TO 24 K |
| :--- |
| C7 FROM $\pm 20 \%$ To |
| 10 | C2 FROM $\pm 20 \%$ TO $\pm 10 \%$ $\frac{\text { ECP } 239 \text { CHANGES }}{\text { R9 DELETED FROM C5 } \& \text { E5 TO C } 10 \& ~}$ R10 FROM 9.1 TO 15 OHMS R11 FROM 9010 TO 300 O R14 FROM 620 To 1.2 K R15 FROM 1 K TO 100 OH R17 FROM 24 ATO TO 391 $\frac{\text { ECP } 370 \text { CHANGES }}{\text { R11 FROM } 300 \text { TO } 82 \text { OHMS }}$



TES


 all voltage measurements





| TP1 | $\begin{array}{c}\text { UNKEYED } \\ 5.0 \\ \text { vDC }\end{array}$ |
| :---: | :---: |
| $\begin{array}{c}\text { KEYED } \\ 5.0 \\ \text { VDC }\end{array}$ |  |

$\begin{array}{llll}\text { TP1 } & 5.0 \mathrm{VDC} & 5.0 \mathrm{VDC} \\ \text { TP2 } & 0 \mathrm{VDC} & 7.0 \mathrm{VDC} \\ \text { TP3 } & 3.0 \mathrm{VDC} & 4\end{array}$

Figure 6-2A. Crystal Controlled Oscillator A1, Schematic Diagram. (G3)


Figure 6-2B. Oscillator-Synthesizer


Figure 6-2C. Oscillator-Multiplier A1, Schematic Diagram (G1)
T.O. 31R2-2GRR-112


Configuration changes $\frac{\text { CP } 169 \text { ChANGGS }}{12 \text { FRRM } 22 \text { to }}$ ECP 1 EROA CHAONGE



Figure 6.5. Mixer.Mulitiplier (UHF Receever) A2, Schematic Diggam (G1)


Figure 6-7. Amplifier, Buffer A5, Schematic Diagram







CONFIGURATION CHANGES $\frac{\text { ECP } 320 \text { CHANGES }}{\text { Q1 FROM } 2 \mathrm{~N} 132 \mathrm{TO}} 2 \mathrm{~N} 2904 \mathrm{~A}$ C6 PART NUMBER CHANGE ONL ECP 397 CHANGES
R24, 750 OHM ADDED AT SAME LOCATION OF VR1
R11 FROM 3.3 KTO
TO R11 FROM 3.3 K To
EP 446 CHANGES

ECP 653 CHANGES

wotes:



CAPCCTMANCE

AAEN WTHH A AIOH INFUT TMPEDA,






configuration changes
$\frac{\text { ECP } 476 \text { CHANGE }}{\text { CR4, }}$ CR5, CR6 $\&$ CR7 FROM 511785-1 To. 511785-4





Figure 6-18. Phase Comparator A1A3, Schematic Diagram


Figure 6-19A. Switching Regulator A1A5, Schematic Diagram (Later Configuration).

## ALPHABETICAL INDEX



B
Bandpass Crystal,Filter ..... 4-55,5-26
Battery Charging Circuit ..... 4-79
Buffer Amplifier ..... 4-27D, 4-46, F6.7

## c

Cable Requirements ..... 2-10
Capabilities and, Limitations ..... 1-13, T1-2
rollocation Requirements ..... 3-17
ontrols and Indicators ..... T3-1, F3-1
Crystal Not Available ..... 3-20
Crystal Selection ..... 3-9,3-10, T3-2
Description and Purpose ..... 1-2
Diagnostic Procedures 5-10 through ..... $5 \cdot 18$

## E

Emergency Operation ..... 3-18
Equipment Required But Not Supplied ..... 1-17, T1-4
Equipment Supplied ..... 1-15, T1-3
F
Fault Diagnosis .....  5-5
Fault Isolation Indications. ..... T5-2
Functional Block Diagram VHF/UHF Receiver ..... F4-1
Injection Voltage Levels ..... T3-3, T3-4
Installation ..... 2-12

## ALPHABETICAL INDEX (Cont.)

Subject
Paragraph, Figure, Table Number

## I

Input Power Connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Interconnecting Cable Lengths. . . . . . . . . . . . . . . . . . . . . . . . . .

L
Leading Particulars . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-11, T1-1
$M$

Main Audio Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-71
Mixer/Multiplier VHF . . . . . . . . . . . . . . . . . . . . . . . . 4-28, 4-32,5-23
Mixer/Multiplier UHF . . . . . . . . . . . . . . . . . . . . . . . . . 4-36, 4-41,5-24
Module Location and Identification . . . . . . . . . . . . . . . . . . . . . . . F5-1
Module Removal and Replacement . . . . . . . . . . . . . . . . . . . . . . . . 5-19
Mounting Brackets . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-14

N

Noise Limiter . . . . . . . . . . . . . . . . . . . . . . . .4-49,5-13,5-27, T5
Normal Front Panel Test Point Indications. . . . . . . . . . . . . . . . . . . . T5-
0
Operating Two Receivers from the Same Antenna . . . . . . . . . . 3-15, F3-4, F3-5, F3-6
Optional Capabilities . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-9
Oscillator Module. . . . . . . . . . . . . . . . . . . . . . . . 3-6, 3-17C, 4-21, 5-25
Crystal Oscillator. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $4-23$
Buffer Amplifier. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4- 24
Oscillator-Multiplier.... 1-4E,3-17E, 4-27S, F3-1A, F6-2C, T3-2B
Oven . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4- 25
Synthesizer . . . . . . . . . . . . . . 1-4A, 1-4B, 1-4C, 1-4D, 3-8, 4-27G, T3-2A
External Oscillator Input . . . . . . . . . . . . . . . . . . . . . . . . . . 4-27

F

Performance Test VHF and UHF Receivers
Preamplifier, AF/AGC Squelch . . . . . . . . . . . . . . . . . . . . 4-60,4-68A,4-68C
Preparation For Reshipment
2-24
Power Supply

R

Receiving Data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-6
Regulator Circuit
RF Circuits.
-5-12, T5-6

Index 2

## ALPHABETICAL'INDEX (Cont.)

Subject

Secondary Audio Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . | Paragraph, |
| :--- |
| Tabigure, |

$T$

Test Point Indications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5-7
Tunable Filter VHF . . . . . . . . . . . . . . . . . . . . . . . . . 4-17,5-21, F3-3
Tunable Filter UHF . . . . . . . . . . . . . . . . . . . . . . 4-19, 5-21, F3-2
Tuneup and Test . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-20
Tuning Procedure . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-8, 3-17B
u
UHF Crystal Selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-10
UHF Receiver Tuning and Post Tuning Checkout . . . . . . . . . . . . . . . . . . 3-11
Unpacking Data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-8, T2-1
v
VHF Crystal Selection . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-9

## w

Wide Band Data . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-17

Index 3/(index 4 blank)

